High speed ATPG testing circuit and method
The invention provides an internal comparison circuits for speeding up the ATPG test. During test, an external test machine transfers original test patterns into at least one scan chain of a chip to be tested. A bi-directional output buffer of the chip also receives the test patterns from the test m...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Chen, Wang-Chin Kifli, Augusli |
description | The invention provides an internal comparison circuits for speeding up the ATPG test. During test, an external test machine transfers original test patterns into at least one scan chain of a chip to be tested. A bi-directional output buffer of the chip also receives the test patterns from the test machine. A comparator of the chip compares the original test patterns from the test machine via the bi-directional output buffer group with scanned-out test patterns from the scan chain, to produce a comparison signal indicating whether the chip passes or fails the test. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07900107</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07900107</sourcerecordid><originalsourceid>FETCH-uspatents_grants_079001073</originalsourceid><addsrcrecordid>eNrjZNDyyEzPUCguSE1NUXAMCXBXKEktLsnMS1dIzixKLs0sUUjMS1HITS3JyE_hYWBNS8wpTuWF0twMCm6uIc4euqXFBYklqXklxfHpRYkgysDc0sDA0MDcmAglAKtMKRE</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>High speed ATPG testing circuit and method</title><source>USPTO Issued Patents</source><creator>Chen, Wang-Chin ; Kifli, Augusli</creator><creatorcontrib>Chen, Wang-Chin ; Kifli, Augusli ; Faraday Technology Corp</creatorcontrib><description>The invention provides an internal comparison circuits for speeding up the ATPG test. During test, an external test machine transfers original test patterns into at least one scan chain of a chip to be tested. A bi-directional output buffer of the chip also receives the test patterns from the test machine. A comparator of the chip compares the original test patterns from the test machine via the bi-directional output buffer group with scanned-out test patterns from the scan chain, to produce a comparison signal indicating whether the chip passes or fails the test.</description><language>eng</language><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7900107$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64012</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7900107$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Chen, Wang-Chin</creatorcontrib><creatorcontrib>Kifli, Augusli</creatorcontrib><creatorcontrib>Faraday Technology Corp</creatorcontrib><title>High speed ATPG testing circuit and method</title><description>The invention provides an internal comparison circuits for speeding up the ATPG test. During test, an external test machine transfers original test patterns into at least one scan chain of a chip to be tested. A bi-directional output buffer of the chip also receives the test patterns from the test machine. A comparator of the chip compares the original test patterns from the test machine via the bi-directional output buffer group with scanned-out test patterns from the scan chain, to produce a comparison signal indicating whether the chip passes or fails the test.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZNDyyEzPUCguSE1NUXAMCXBXKEktLsnMS1dIzixKLs0sUUjMS1HITS3JyE_hYWBNS8wpTuWF0twMCm6uIc4euqXFBYklqXklxfHpRYkgysDc0sDA0MDcmAglAKtMKRE</recordid><startdate>20110301</startdate><enddate>20110301</enddate><creator>Chen, Wang-Chin</creator><creator>Kifli, Augusli</creator><scope>EFH</scope></search><sort><creationdate>20110301</creationdate><title>High speed ATPG testing circuit and method</title><author>Chen, Wang-Chin ; Kifli, Augusli</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_079001073</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2011</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Chen, Wang-Chin</creatorcontrib><creatorcontrib>Kifli, Augusli</creatorcontrib><creatorcontrib>Faraday Technology Corp</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Chen, Wang-Chin</au><au>Kifli, Augusli</au><aucorp>Faraday Technology Corp</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>High speed ATPG testing circuit and method</title><date>2011-03-01</date><risdate>2011</risdate><abstract>The invention provides an internal comparison circuits for speeding up the ATPG test. During test, an external test machine transfers original test patterns into at least one scan chain of a chip to be tested. A bi-directional output buffer of the chip also receives the test patterns from the test machine. A comparator of the chip compares the original test patterns from the test machine via the bi-directional output buffer group with scanned-out test patterns from the scan chain, to produce a comparison signal indicating whether the chip passes or fails the test.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_07900107 |
source | USPTO Issued Patents |
title | High speed ATPG testing circuit and method |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-11T09%3A50%3A32IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Chen,%20Wang-Chin&rft.aucorp=Faraday%20Technology%20Corp&rft.date=2011-03-01&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07900107%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |