Data processing device with instruction controlled clock speed
The data processing device has a plurality of functional units and issues instructions in successive instruction cycles. Instructions of a first type are each intended for one functional unit at a time. An instruction of a second type causes a combination of functional units to respond in the same i...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Alba Pinto, Carlos Antonio Srinivasan, Balakrishnan Sethuraman, Ramanathan |
description | The data processing device has a plurality of functional units and issues instructions in successive instruction cycles. Instructions of a first type are each intended for one functional unit at a time. An instruction of a second type causes a combination of functional units to respond in the same instruction execution cycle, a result from one functional unit being used by another as part of the execution of the same instruction. Preferably, the device supports alternative operation at a number of different instruction cycle rates, dependent on whether an executed program segment contains instructions of the second type. The fastest instruction cycle rate does not allow execution of the instruction of the second type, because operation by different functional units does not fit within the instruction execution cycle. When possible, the device saves power by switching to a slower clock rate, in which case instructions of the second type are executed to save additional power, by reducing the number of instructions that have to be issued. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07861062</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07861062</sourcerecordid><originalsourceid>FETCH-uspatents_grants_078610623</originalsourceid><addsrcrecordid>eNrjZLBzSSxJVCgoyk9OLS7OzEtXSEkty0xOVSjPLMlQyMwrLikqTS7JzM9TSM7PKynKz8lJTVFIzslPzlYoLkhNTeFhYE1LzClO5YXS3AwKbq4hzh66pcUFiSWpeSXF8elFiSDKwNzCzNDAzMiYCCUAV-Qx5w</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Data processing device with instruction controlled clock speed</title><source>USPTO Issued Patents</source><creator>Alba Pinto, Carlos Antonio ; Srinivasan, Balakrishnan ; Sethuraman, Ramanathan</creator><creatorcontrib>Alba Pinto, Carlos Antonio ; Srinivasan, Balakrishnan ; Sethuraman, Ramanathan ; Koninklijke Philips Electronics N.V</creatorcontrib><description>The data processing device has a plurality of functional units and issues instructions in successive instruction cycles. Instructions of a first type are each intended for one functional unit at a time. An instruction of a second type causes a combination of functional units to respond in the same instruction execution cycle, a result from one functional unit being used by another as part of the execution of the same instruction. Preferably, the device supports alternative operation at a number of different instruction cycle rates, dependent on whether an executed program segment contains instructions of the second type. The fastest instruction cycle rate does not allow execution of the instruction of the second type, because operation by different functional units does not fit within the instruction execution cycle. When possible, the device saves power by switching to a slower clock rate, in which case instructions of the second type are executed to save additional power, by reducing the number of instructions that have to be issued.</description><language>eng</language><creationdate>2010</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7861062$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64039</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7861062$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Alba Pinto, Carlos Antonio</creatorcontrib><creatorcontrib>Srinivasan, Balakrishnan</creatorcontrib><creatorcontrib>Sethuraman, Ramanathan</creatorcontrib><creatorcontrib>Koninklijke Philips Electronics N.V</creatorcontrib><title>Data processing device with instruction controlled clock speed</title><description>The data processing device has a plurality of functional units and issues instructions in successive instruction cycles. Instructions of a first type are each intended for one functional unit at a time. An instruction of a second type causes a combination of functional units to respond in the same instruction execution cycle, a result from one functional unit being used by another as part of the execution of the same instruction. Preferably, the device supports alternative operation at a number of different instruction cycle rates, dependent on whether an executed program segment contains instructions of the second type. The fastest instruction cycle rate does not allow execution of the instruction of the second type, because operation by different functional units does not fit within the instruction execution cycle. When possible, the device saves power by switching to a slower clock rate, in which case instructions of the second type are executed to save additional power, by reducing the number of instructions that have to be issued.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2010</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZLBzSSxJVCgoyk9OLS7OzEtXSEkty0xOVSjPLMlQyMwrLikqTS7JzM9TSM7PKynKz8lJTVFIzslPzlYoLkhNTeFhYE1LzClO5YXS3AwKbq4hzh66pcUFiSWpeSXF8elFiSDKwNzCzNDAzMiYCCUAV-Qx5w</recordid><startdate>20101228</startdate><enddate>20101228</enddate><creator>Alba Pinto, Carlos Antonio</creator><creator>Srinivasan, Balakrishnan</creator><creator>Sethuraman, Ramanathan</creator><scope>EFH</scope></search><sort><creationdate>20101228</creationdate><title>Data processing device with instruction controlled clock speed</title><author>Alba Pinto, Carlos Antonio ; Srinivasan, Balakrishnan ; Sethuraman, Ramanathan</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_078610623</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2010</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Alba Pinto, Carlos Antonio</creatorcontrib><creatorcontrib>Srinivasan, Balakrishnan</creatorcontrib><creatorcontrib>Sethuraman, Ramanathan</creatorcontrib><creatorcontrib>Koninklijke Philips Electronics N.V</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Alba Pinto, Carlos Antonio</au><au>Srinivasan, Balakrishnan</au><au>Sethuraman, Ramanathan</au><aucorp>Koninklijke Philips Electronics N.V</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Data processing device with instruction controlled clock speed</title><date>2010-12-28</date><risdate>2010</risdate><abstract>The data processing device has a plurality of functional units and issues instructions in successive instruction cycles. Instructions of a first type are each intended for one functional unit at a time. An instruction of a second type causes a combination of functional units to respond in the same instruction execution cycle, a result from one functional unit being used by another as part of the execution of the same instruction. Preferably, the device supports alternative operation at a number of different instruction cycle rates, dependent on whether an executed program segment contains instructions of the second type. The fastest instruction cycle rate does not allow execution of the instruction of the second type, because operation by different functional units does not fit within the instruction execution cycle. When possible, the device saves power by switching to a slower clock rate, in which case instructions of the second type are executed to save additional power, by reducing the number of instructions that have to be issued.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_07861062 |
source | USPTO Issued Patents |
title | Data processing device with instruction controlled clock speed |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-01T03%3A06%3A20IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Alba%20Pinto,%20Carlos%20Antonio&rft.aucorp=Koninklijke%20Philips%20Electronics%20N.V&rft.date=2010-12-28&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07861062%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |