Precise delay measurement through combinatorial logic

A high resolution circuit and method for facilitating precise measurement of on-chip delays for FPGAs for reliability studies. The circuit embeds a pulse generator on an FPGA chip having one or more groups of LUTS (the "LUT delay chain"), also on-chip. The circuit also embeds a pulse width...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Burke, Gary R, Chen, Yuan, Sheldon, Douglas J
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Burke, Gary R
Chen, Yuan
Sheldon, Douglas J
description A high resolution circuit and method for facilitating precise measurement of on-chip delays for FPGAs for reliability studies. The circuit embeds a pulse generator on an FPGA chip having one or more groups of LUTS (the "LUT delay chain"), also on-chip. The circuit also embeds a pulse width measurement circuit on-chip, and measures the duration of the generated pulse through the delay chain. The pulse width of the output pulse represents the delay through the delay chain without any I/O delay. The pulse width measurement circuit uses an additional asynchronous clock autonomous from the main clock and the FPGA propagation delay can be displayed on a hex display continuously for testing purposes.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07809521</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07809521</sourcerecordid><originalsourceid>FETCH-uspatents_grants_078095213</originalsourceid><addsrcrecordid>eNrjZDANKEpNzixOVUhJzUmsVMhNTSwuLUrNTc0rUSjJKMovTc9QSM7PTcrMSyzJL8pMzFHIyU_PTOZhYE1LzClO5YXS3AwKbq4hzh66pcUFiSVAzcXx6UWJIMrA3MLA0tTI0JgIJQBzwi6d</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Precise delay measurement through combinatorial logic</title><source>USPTO Issued Patents</source><creator>Burke, Gary R ; Chen, Yuan ; Sheldon, Douglas J</creator><creatorcontrib>Burke, Gary R ; Chen, Yuan ; Sheldon, Douglas J ; The United States of America as represented by the Administrator of the National Aeronautics and Space Administration</creatorcontrib><description>A high resolution circuit and method for facilitating precise measurement of on-chip delays for FPGAs for reliability studies. The circuit embeds a pulse generator on an FPGA chip having one or more groups of LUTS (the "LUT delay chain"), also on-chip. The circuit also embeds a pulse width measurement circuit on-chip, and measures the duration of the generated pulse through the delay chain. The pulse width of the output pulse represents the delay through the delay chain without any I/O delay. The pulse width measurement circuit uses an additional asynchronous clock autonomous from the main clock and the FPGA propagation delay can be displayed on a hex display continuously for testing purposes.</description><language>eng</language><creationdate>2010</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7809521$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64039</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7809521$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Burke, Gary R</creatorcontrib><creatorcontrib>Chen, Yuan</creatorcontrib><creatorcontrib>Sheldon, Douglas J</creatorcontrib><creatorcontrib>The United States of America as represented by the Administrator of the National Aeronautics and Space Administration</creatorcontrib><title>Precise delay measurement through combinatorial logic</title><description>A high resolution circuit and method for facilitating precise measurement of on-chip delays for FPGAs for reliability studies. The circuit embeds a pulse generator on an FPGA chip having one or more groups of LUTS (the "LUT delay chain"), also on-chip. The circuit also embeds a pulse width measurement circuit on-chip, and measures the duration of the generated pulse through the delay chain. The pulse width of the output pulse represents the delay through the delay chain without any I/O delay. The pulse width measurement circuit uses an additional asynchronous clock autonomous from the main clock and the FPGA propagation delay can be displayed on a hex display continuously for testing purposes.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2010</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZDANKEpNzixOVUhJzUmsVMhNTSwuLUrNTc0rUSjJKMovTc9QSM7PTcrMSyzJL8pMzFHIyU_PTOZhYE1LzClO5YXS3AwKbq4hzh66pcUFiSVAzcXx6UWJIMrA3MLA0tTI0JgIJQBzwi6d</recordid><startdate>20101005</startdate><enddate>20101005</enddate><creator>Burke, Gary R</creator><creator>Chen, Yuan</creator><creator>Sheldon, Douglas J</creator><scope>EFH</scope></search><sort><creationdate>20101005</creationdate><title>Precise delay measurement through combinatorial logic</title><author>Burke, Gary R ; Chen, Yuan ; Sheldon, Douglas J</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_078095213</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2010</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Burke, Gary R</creatorcontrib><creatorcontrib>Chen, Yuan</creatorcontrib><creatorcontrib>Sheldon, Douglas J</creatorcontrib><creatorcontrib>The United States of America as represented by the Administrator of the National Aeronautics and Space Administration</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Burke, Gary R</au><au>Chen, Yuan</au><au>Sheldon, Douglas J</au><aucorp>The United States of America as represented by the Administrator of the National Aeronautics and Space Administration</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Precise delay measurement through combinatorial logic</title><date>2010-10-05</date><risdate>2010</risdate><abstract>A high resolution circuit and method for facilitating precise measurement of on-chip delays for FPGAs for reliability studies. The circuit embeds a pulse generator on an FPGA chip having one or more groups of LUTS (the "LUT delay chain"), also on-chip. The circuit also embeds a pulse width measurement circuit on-chip, and measures the duration of the generated pulse through the delay chain. The pulse width of the output pulse represents the delay through the delay chain without any I/O delay. The pulse width measurement circuit uses an additional asynchronous clock autonomous from the main clock and the FPGA propagation delay can be displayed on a hex display continuously for testing purposes.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_07809521
source USPTO Issued Patents
title Precise delay measurement through combinatorial logic
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-04T02%3A51%3A52IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Burke,%20Gary%20R&rft.aucorp=The%20United%20States%20of%20America%20as%20represented%20by%20the%20Administrator%20of%20the%20National%20Aeronautics%20and%20Space%20Administration&rft.date=2010-10-05&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07809521%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true