Method for modeling large-area transistor devices, and computer program product therefor
A method models the electrical characteristics of wide-channel transistors, such as power transistors, by generating a lumped-element distributed circuit model. More specifically, the active area of the transistor is organized in elementary transistor cells, which are substituted by active lumped el...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Biondi, Tonio Gaetano Greco, Giuseppe Rinaudo, Salvatore Bazzano, Gaetano |
description | A method models the electrical characteristics of wide-channel transistors, such as power transistors, by generating a lumped-element distributed circuit model. More specifically, the active area of the transistor is organized in elementary transistor cells, which are substituted by active lumped elements. Similarly the passive area of the transistor is organized in elementary strip-lines, which are substituted by passive lumped elements. Preferably, the parameters of the lumped elements are extracted automatically from layout information, such as path dimensions, and technological data, such as sheet resistance of the metal layers, sheet resistance of the polysilicon layers and oxide thickness. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07788611</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07788611</sourcerecordid><originalsourceid>FETCH-uspatents_grants_077886113</originalsourceid><addsrcrecordid>eNqNzDsKAjEQBuA0FqLeYQ7ggovgbr8oNnYWdjIks9lAXkwmnt8seACrr_gfW_V6kCzJwJwYQjLkXbTgkS11yIQgjLG4Ii029HGayhEwGtAp5CrEkDlZxrBqqhaQhZja215tZvSFDj93Cm7X53TvaskoFKW8227lNAzjeOn78x-VL3q_O6M</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method for modeling large-area transistor devices, and computer program product therefor</title><source>USPTO Issued Patents</source><creator>Biondi, Tonio Gaetano ; Greco, Giuseppe ; Rinaudo, Salvatore ; Bazzano, Gaetano</creator><creatorcontrib>Biondi, Tonio Gaetano ; Greco, Giuseppe ; Rinaudo, Salvatore ; Bazzano, Gaetano ; STMicroelectronics S.r.l</creatorcontrib><description>A method models the electrical characteristics of wide-channel transistors, such as power transistors, by generating a lumped-element distributed circuit model. More specifically, the active area of the transistor is organized in elementary transistor cells, which are substituted by active lumped elements. Similarly the passive area of the transistor is organized in elementary strip-lines, which are substituted by passive lumped elements. Preferably, the parameters of the lumped elements are extracted automatically from layout information, such as path dimensions, and technological data, such as sheet resistance of the metal layers, sheet resistance of the polysilicon layers and oxide thickness.</description><language>eng</language><creationdate>2010</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7788611$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64038</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7788611$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Biondi, Tonio Gaetano</creatorcontrib><creatorcontrib>Greco, Giuseppe</creatorcontrib><creatorcontrib>Rinaudo, Salvatore</creatorcontrib><creatorcontrib>Bazzano, Gaetano</creatorcontrib><creatorcontrib>STMicroelectronics S.r.l</creatorcontrib><title>Method for modeling large-area transistor devices, and computer program product therefor</title><description>A method models the electrical characteristics of wide-channel transistors, such as power transistors, by generating a lumped-element distributed circuit model. More specifically, the active area of the transistor is organized in elementary transistor cells, which are substituted by active lumped elements. Similarly the passive area of the transistor is organized in elementary strip-lines, which are substituted by passive lumped elements. Preferably, the parameters of the lumped elements are extracted automatically from layout information, such as path dimensions, and technological data, such as sheet resistance of the metal layers, sheet resistance of the polysilicon layers and oxide thickness.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2010</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNzDsKAjEQBuA0FqLeYQ7ggovgbr8oNnYWdjIks9lAXkwmnt8seACrr_gfW_V6kCzJwJwYQjLkXbTgkS11yIQgjLG4Ii029HGayhEwGtAp5CrEkDlZxrBqqhaQhZja215tZvSFDj93Cm7X53TvaskoFKW8227lNAzjeOn78x-VL3q_O6M</recordid><startdate>20100831</startdate><enddate>20100831</enddate><creator>Biondi, Tonio Gaetano</creator><creator>Greco, Giuseppe</creator><creator>Rinaudo, Salvatore</creator><creator>Bazzano, Gaetano</creator><scope>EFH</scope></search><sort><creationdate>20100831</creationdate><title>Method for modeling large-area transistor devices, and computer program product therefor</title><author>Biondi, Tonio Gaetano ; Greco, Giuseppe ; Rinaudo, Salvatore ; Bazzano, Gaetano</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_077886113</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2010</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Biondi, Tonio Gaetano</creatorcontrib><creatorcontrib>Greco, Giuseppe</creatorcontrib><creatorcontrib>Rinaudo, Salvatore</creatorcontrib><creatorcontrib>Bazzano, Gaetano</creatorcontrib><creatorcontrib>STMicroelectronics S.r.l</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Biondi, Tonio Gaetano</au><au>Greco, Giuseppe</au><au>Rinaudo, Salvatore</au><au>Bazzano, Gaetano</au><aucorp>STMicroelectronics S.r.l</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method for modeling large-area transistor devices, and computer program product therefor</title><date>2010-08-31</date><risdate>2010</risdate><abstract>A method models the electrical characteristics of wide-channel transistors, such as power transistors, by generating a lumped-element distributed circuit model. More specifically, the active area of the transistor is organized in elementary transistor cells, which are substituted by active lumped elements. Similarly the passive area of the transistor is organized in elementary strip-lines, which are substituted by passive lumped elements. Preferably, the parameters of the lumped elements are extracted automatically from layout information, such as path dimensions, and technological data, such as sheet resistance of the metal layers, sheet resistance of the polysilicon layers and oxide thickness.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_07788611 |
source | USPTO Issued Patents |
title | Method for modeling large-area transistor devices, and computer program product therefor |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-13T01%3A58%3A46IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Biondi,%20Tonio%20Gaetano&rft.aucorp=STMicroelectronics%20S.r.l&rft.date=2010-08-31&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07788611%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |