Flash memory having insulating liners between source/drain lines and channels

A memory array comprises a semiconductor body having a plurality of trenches aligned generally in parallel. The trenches contain semiconductor material, such as doped amorphous silicon, and act as source/drain lines for the memory array. Insulating liners lie between the semiconductor material withi...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Ku, Shaw Hung, Yeh, Ten Hao, Lee, Shih Chin, Lin, Shang Wei, Wu, Chia Wei, Han, Tzung Ting, Chen, Ming Shang, Lu, Wenpin
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Ku, Shaw Hung
Yeh, Ten Hao
Lee, Shih Chin
Lin, Shang Wei
Wu, Chia Wei
Han, Tzung Ting
Chen, Ming Shang
Lu, Wenpin
description A memory array comprises a semiconductor body having a plurality of trenches aligned generally in parallel. The trenches contain semiconductor material, such as doped amorphous silicon, and act as source/drain lines for the memory array. Insulating liners lie between the semiconductor material within the trenches and the semiconductor body. A plurality of word lines overlie the plurality of trenches and channel regions in the semiconductor body in an array of cross points. Charge trapping structures lie between the word lines and the channel regions at the cross points, providing an array of flash memory cells. The charge trapping structures comprise dielectric charge trapping structures adapted to be programmed and erased to store data. A method for manufacturing such devices includes patterning and forming the sources/drain lines with insulating liners prior to formation of the charge trapping structure over the channel regions.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07668010</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07668010</sourcerecordid><originalsourceid>FETCH-uspatents_grants_076680103</originalsourceid><addsrcrecordid>eNqNikEKwkAMAPfiQdQ_5APiFqF6LxYv3rxL2sbuQppKsmvx96XiAzzNwMza3WpGCzDQMOoHAr6j9BDFMmNalKOQGjSUJiIBG7O2dOgUo3ybAUoHbUARYtu61RPZaPfjxkF9uVfXfbYXJpJkj15xgT-V5dkX_vjHMgPCPjdb</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Flash memory having insulating liners between source/drain lines and channels</title><source>USPTO Issued Patents</source><creator>Ku, Shaw Hung ; Yeh, Ten Hao ; Lee, Shih Chin ; Lin, Shang Wei ; Wu, Chia Wei ; Han, Tzung Ting ; Chen, Ming Shang ; Lu, Wenpin</creator><creatorcontrib>Ku, Shaw Hung ; Yeh, Ten Hao ; Lee, Shih Chin ; Lin, Shang Wei ; Wu, Chia Wei ; Han, Tzung Ting ; Chen, Ming Shang ; Lu, Wenpin ; Macronix International Co., Ltd</creatorcontrib><description>A memory array comprises a semiconductor body having a plurality of trenches aligned generally in parallel. The trenches contain semiconductor material, such as doped amorphous silicon, and act as source/drain lines for the memory array. Insulating liners lie between the semiconductor material within the trenches and the semiconductor body. A plurality of word lines overlie the plurality of trenches and channel regions in the semiconductor body in an array of cross points. Charge trapping structures lie between the word lines and the channel regions at the cross points, providing an array of flash memory cells. The charge trapping structures comprise dielectric charge trapping structures adapted to be programmed and erased to store data. A method for manufacturing such devices includes patterning and forming the sources/drain lines with insulating liners prior to formation of the charge trapping structure over the channel regions.</description><language>eng</language><creationdate>2010</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7668010$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64015</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7668010$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Ku, Shaw Hung</creatorcontrib><creatorcontrib>Yeh, Ten Hao</creatorcontrib><creatorcontrib>Lee, Shih Chin</creatorcontrib><creatorcontrib>Lin, Shang Wei</creatorcontrib><creatorcontrib>Wu, Chia Wei</creatorcontrib><creatorcontrib>Han, Tzung Ting</creatorcontrib><creatorcontrib>Chen, Ming Shang</creatorcontrib><creatorcontrib>Lu, Wenpin</creatorcontrib><creatorcontrib>Macronix International Co., Ltd</creatorcontrib><title>Flash memory having insulating liners between source/drain lines and channels</title><description>A memory array comprises a semiconductor body having a plurality of trenches aligned generally in parallel. The trenches contain semiconductor material, such as doped amorphous silicon, and act as source/drain lines for the memory array. Insulating liners lie between the semiconductor material within the trenches and the semiconductor body. A plurality of word lines overlie the plurality of trenches and channel regions in the semiconductor body in an array of cross points. Charge trapping structures lie between the word lines and the channel regions at the cross points, providing an array of flash memory cells. The charge trapping structures comprise dielectric charge trapping structures adapted to be programmed and erased to store data. A method for manufacturing such devices includes patterning and forming the sources/drain lines with insulating liners prior to formation of the charge trapping structure over the channel regions.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2010</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNikEKwkAMAPfiQdQ_5APiFqF6LxYv3rxL2sbuQppKsmvx96XiAzzNwMza3WpGCzDQMOoHAr6j9BDFMmNalKOQGjSUJiIBG7O2dOgUo3ybAUoHbUARYtu61RPZaPfjxkF9uVfXfbYXJpJkj15xgT-V5dkX_vjHMgPCPjdb</recordid><startdate>20100223</startdate><enddate>20100223</enddate><creator>Ku, Shaw Hung</creator><creator>Yeh, Ten Hao</creator><creator>Lee, Shih Chin</creator><creator>Lin, Shang Wei</creator><creator>Wu, Chia Wei</creator><creator>Han, Tzung Ting</creator><creator>Chen, Ming Shang</creator><creator>Lu, Wenpin</creator><scope>EFH</scope></search><sort><creationdate>20100223</creationdate><title>Flash memory having insulating liners between source/drain lines and channels</title><author>Ku, Shaw Hung ; Yeh, Ten Hao ; Lee, Shih Chin ; Lin, Shang Wei ; Wu, Chia Wei ; Han, Tzung Ting ; Chen, Ming Shang ; Lu, Wenpin</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_076680103</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2010</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Ku, Shaw Hung</creatorcontrib><creatorcontrib>Yeh, Ten Hao</creatorcontrib><creatorcontrib>Lee, Shih Chin</creatorcontrib><creatorcontrib>Lin, Shang Wei</creatorcontrib><creatorcontrib>Wu, Chia Wei</creatorcontrib><creatorcontrib>Han, Tzung Ting</creatorcontrib><creatorcontrib>Chen, Ming Shang</creatorcontrib><creatorcontrib>Lu, Wenpin</creatorcontrib><creatorcontrib>Macronix International Co., Ltd</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Ku, Shaw Hung</au><au>Yeh, Ten Hao</au><au>Lee, Shih Chin</au><au>Lin, Shang Wei</au><au>Wu, Chia Wei</au><au>Han, Tzung Ting</au><au>Chen, Ming Shang</au><au>Lu, Wenpin</au><aucorp>Macronix International Co., Ltd</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Flash memory having insulating liners between source/drain lines and channels</title><date>2010-02-23</date><risdate>2010</risdate><abstract>A memory array comprises a semiconductor body having a plurality of trenches aligned generally in parallel. The trenches contain semiconductor material, such as doped amorphous silicon, and act as source/drain lines for the memory array. Insulating liners lie between the semiconductor material within the trenches and the semiconductor body. A plurality of word lines overlie the plurality of trenches and channel regions in the semiconductor body in an array of cross points. Charge trapping structures lie between the word lines and the channel regions at the cross points, providing an array of flash memory cells. The charge trapping structures comprise dielectric charge trapping structures adapted to be programmed and erased to store data. A method for manufacturing such devices includes patterning and forming the sources/drain lines with insulating liners prior to formation of the charge trapping structure over the channel regions.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_07668010
source USPTO Issued Patents
title Flash memory having insulating liners between source/drain lines and channels
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-25T02%3A41%3A42IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Ku,%20Shaw%20Hung&rft.aucorp=Macronix%20International%20Co.,%20Ltd&rft.date=2010-02-23&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07668010%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true