Transistor level verilog

A method includes specifying a first set of interconnected devices associated with a first leaf cell in Verilog syntax, and specifying a second set of interconnected devices associated with a second leaf cell in Verilog syntax. A connection between the first leaf cell and the second leaf cell is als...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Lutz, Robert J, Birrittella, Mark S, Fromm, Eric C, Zimmermann, Harro
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Lutz, Robert J
Birrittella, Mark S
Fromm, Eric C
Zimmermann, Harro
description A method includes specifying a first set of interconnected devices associated with a first leaf cell in Verilog syntax, and specifying a second set of interconnected devices associated with a second leaf cell in Verilog syntax. A connection between the first leaf cell and the second leaf cell is also specified in Verilog syntax. This specifies a circuit. The functionality of the logic can be tested by running a logic simulation on the circuit without converting to Verilog syntax. The Verilog syntax, associated with the circuit, can be converted directly from Verilog syntax to a SPICE netlist. The SPICE netlist can be used to simulate the timing and other parameters of the circuit. The Verilog syntax can be used to verify the circuit. Also included are a computer readable medium including an instruction set for the above method, and a data structure necessary to carry out the above method.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07587305</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07587305</sourcerecordid><originalsourceid>FETCH-uspatents_grants_075873053</originalsourceid><addsrcrecordid>eNrjZJAIKUrMK84sLskvUshJLUvNUShLLcrMyU_nYWBNS8wpTuWF0twMCm6uIc4euqXFBYklqXklxfHpQK1AysDc1MLc2MDUmAglAPrBI3w</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Transistor level verilog</title><source>USPTO Issued Patents</source><creator>Lutz, Robert J ; Birrittella, Mark S ; Fromm, Eric C ; Zimmermann, Harro</creator><creatorcontrib>Lutz, Robert J ; Birrittella, Mark S ; Fromm, Eric C ; Zimmermann, Harro ; Cray Inc</creatorcontrib><description>A method includes specifying a first set of interconnected devices associated with a first leaf cell in Verilog syntax, and specifying a second set of interconnected devices associated with a second leaf cell in Verilog syntax. A connection between the first leaf cell and the second leaf cell is also specified in Verilog syntax. This specifies a circuit. The functionality of the logic can be tested by running a logic simulation on the circuit without converting to Verilog syntax. The Verilog syntax, associated with the circuit, can be converted directly from Verilog syntax to a SPICE netlist. The SPICE netlist can be used to simulate the timing and other parameters of the circuit. The Verilog syntax can be used to verify the circuit. Also included are a computer readable medium including an instruction set for the above method, and a data structure necessary to carry out the above method.</description><language>eng</language><creationdate>2009</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7587305$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64015</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7587305$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Lutz, Robert J</creatorcontrib><creatorcontrib>Birrittella, Mark S</creatorcontrib><creatorcontrib>Fromm, Eric C</creatorcontrib><creatorcontrib>Zimmermann, Harro</creatorcontrib><creatorcontrib>Cray Inc</creatorcontrib><title>Transistor level verilog</title><description>A method includes specifying a first set of interconnected devices associated with a first leaf cell in Verilog syntax, and specifying a second set of interconnected devices associated with a second leaf cell in Verilog syntax. A connection between the first leaf cell and the second leaf cell is also specified in Verilog syntax. This specifies a circuit. The functionality of the logic can be tested by running a logic simulation on the circuit without converting to Verilog syntax. The Verilog syntax, associated with the circuit, can be converted directly from Verilog syntax to a SPICE netlist. The SPICE netlist can be used to simulate the timing and other parameters of the circuit. The Verilog syntax can be used to verify the circuit. Also included are a computer readable medium including an instruction set for the above method, and a data structure necessary to carry out the above method.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2009</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZJAIKUrMK84sLskvUshJLUvNUShLLcrMyU_nYWBNS8wpTuWF0twMCm6uIc4euqXFBYklqXklxfHpQK1AysDc1MLc2MDUmAglAPrBI3w</recordid><startdate>20090908</startdate><enddate>20090908</enddate><creator>Lutz, Robert J</creator><creator>Birrittella, Mark S</creator><creator>Fromm, Eric C</creator><creator>Zimmermann, Harro</creator><scope>EFH</scope></search><sort><creationdate>20090908</creationdate><title>Transistor level verilog</title><author>Lutz, Robert J ; Birrittella, Mark S ; Fromm, Eric C ; Zimmermann, Harro</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_075873053</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2009</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Lutz, Robert J</creatorcontrib><creatorcontrib>Birrittella, Mark S</creatorcontrib><creatorcontrib>Fromm, Eric C</creatorcontrib><creatorcontrib>Zimmermann, Harro</creatorcontrib><creatorcontrib>Cray Inc</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Lutz, Robert J</au><au>Birrittella, Mark S</au><au>Fromm, Eric C</au><au>Zimmermann, Harro</au><aucorp>Cray Inc</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Transistor level verilog</title><date>2009-09-08</date><risdate>2009</risdate><abstract>A method includes specifying a first set of interconnected devices associated with a first leaf cell in Verilog syntax, and specifying a second set of interconnected devices associated with a second leaf cell in Verilog syntax. A connection between the first leaf cell and the second leaf cell is also specified in Verilog syntax. This specifies a circuit. The functionality of the logic can be tested by running a logic simulation on the circuit without converting to Verilog syntax. The Verilog syntax, associated with the circuit, can be converted directly from Verilog syntax to a SPICE netlist. The SPICE netlist can be used to simulate the timing and other parameters of the circuit. The Verilog syntax can be used to verify the circuit. Also included are a computer readable medium including an instruction set for the above method, and a data structure necessary to carry out the above method.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_07587305
source USPTO Issued Patents
title Transistor level verilog
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-23T13%3A58%3A29IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Lutz,%20Robert%20J&rft.aucorp=Cray%20Inc&rft.date=2009-09-08&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07587305%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true