LSSD-compatible edge-triggered shift register latch

A shift register latch (SRL) compatible with performing level sensitive scan design (LSSD) testing with a single scan clock (SCAN CLK) and single scan clock tree. The SRL includes a master latch, a slave latch and a circuit element connected between the scan clock tree and the master latch. The scan...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Ashton, Gerry, Duncan, Kevin A, Keim, Terry D, Saitoh, Toshiharu, Wilder, Tad J
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Ashton, Gerry
Duncan, Kevin A
Keim, Terry D
Saitoh, Toshiharu
Wilder, Tad J
description A shift register latch (SRL) compatible with performing level sensitive scan design (LSSD) testing with a single scan clock (SCAN CLK) and single scan clock tree. The SRL includes a master latch, a slave latch and a circuit element connected between the scan clock tree and the master latch. The scan clock generates a clock signal having regularly spaced pulses during the scan phase of the LSSD testing. The circuit element generates a short-pulsed signal (′) based on the scan clock signal for triggering the master latch. This short-pulsed signal compensates for any delay in the clock signal due to the physical length of the signal path from the scan clock to the SRL, thereby preventing scanned data from being flushed through a scan chain of the SRLs of the present invention
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07543203</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07543203</sourcerecordid><originalsourceid>FETCH-uspatents_grants_075432033</originalsourceid><addsrcrecordid>eNrjZDD2CQ520U3Ozy1ILMlMyklVSE1JT9UtKcpMT08tSk1RKM7ITCtRKEpNzywuSS1SyEksSc7gYWBNS8wpTuWF0twMCm6uIc4euqXFQFNS80qK49OLEkGUgbmpibGRgbExEUoArKEtCQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>LSSD-compatible edge-triggered shift register latch</title><source>USPTO Issued Patents</source><creator>Ashton, Gerry ; Duncan, Kevin A ; Keim, Terry D ; Saitoh, Toshiharu ; Wilder, Tad J</creator><creatorcontrib>Ashton, Gerry ; Duncan, Kevin A ; Keim, Terry D ; Saitoh, Toshiharu ; Wilder, Tad J ; International Business Machines Corporation</creatorcontrib><description>A shift register latch (SRL) compatible with performing level sensitive scan design (LSSD) testing with a single scan clock (SCAN CLK) and single scan clock tree. The SRL includes a master latch, a slave latch and a circuit element connected between the scan clock tree and the master latch. The scan clock generates a clock signal having regularly spaced pulses during the scan phase of the LSSD testing. The circuit element generates a short-pulsed signal (′) based on the scan clock signal for triggering the master latch. This short-pulsed signal compensates for any delay in the clock signal due to the physical length of the signal path from the scan clock to the SRL, thereby preventing scanned data from being flushed through a scan chain of the SRLs of the present invention</description><language>eng</language><creationdate>2009</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7543203$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64038</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7543203$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Ashton, Gerry</creatorcontrib><creatorcontrib>Duncan, Kevin A</creatorcontrib><creatorcontrib>Keim, Terry D</creatorcontrib><creatorcontrib>Saitoh, Toshiharu</creatorcontrib><creatorcontrib>Wilder, Tad J</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><title>LSSD-compatible edge-triggered shift register latch</title><description>A shift register latch (SRL) compatible with performing level sensitive scan design (LSSD) testing with a single scan clock (SCAN CLK) and single scan clock tree. The SRL includes a master latch, a slave latch and a circuit element connected between the scan clock tree and the master latch. The scan clock generates a clock signal having regularly spaced pulses during the scan phase of the LSSD testing. The circuit element generates a short-pulsed signal (′) based on the scan clock signal for triggering the master latch. This short-pulsed signal compensates for any delay in the clock signal due to the physical length of the signal path from the scan clock to the SRL, thereby preventing scanned data from being flushed through a scan chain of the SRLs of the present invention</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2009</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZDD2CQ520U3Ozy1ILMlMyklVSE1JT9UtKcpMT08tSk1RKM7ITCtRKEpNzywuSS1SyEksSc7gYWBNS8wpTuWF0twMCm6uIc4euqXFQFNS80qK49OLEkGUgbmpibGRgbExEUoArKEtCQ</recordid><startdate>20090602</startdate><enddate>20090602</enddate><creator>Ashton, Gerry</creator><creator>Duncan, Kevin A</creator><creator>Keim, Terry D</creator><creator>Saitoh, Toshiharu</creator><creator>Wilder, Tad J</creator><scope>EFH</scope></search><sort><creationdate>20090602</creationdate><title>LSSD-compatible edge-triggered shift register latch</title><author>Ashton, Gerry ; Duncan, Kevin A ; Keim, Terry D ; Saitoh, Toshiharu ; Wilder, Tad J</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_075432033</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2009</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Ashton, Gerry</creatorcontrib><creatorcontrib>Duncan, Kevin A</creatorcontrib><creatorcontrib>Keim, Terry D</creatorcontrib><creatorcontrib>Saitoh, Toshiharu</creatorcontrib><creatorcontrib>Wilder, Tad J</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Ashton, Gerry</au><au>Duncan, Kevin A</au><au>Keim, Terry D</au><au>Saitoh, Toshiharu</au><au>Wilder, Tad J</au><aucorp>International Business Machines Corporation</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>LSSD-compatible edge-triggered shift register latch</title><date>2009-06-02</date><risdate>2009</risdate><abstract>A shift register latch (SRL) compatible with performing level sensitive scan design (LSSD) testing with a single scan clock (SCAN CLK) and single scan clock tree. The SRL includes a master latch, a slave latch and a circuit element connected between the scan clock tree and the master latch. The scan clock generates a clock signal having regularly spaced pulses during the scan phase of the LSSD testing. The circuit element generates a short-pulsed signal (′) based on the scan clock signal for triggering the master latch. This short-pulsed signal compensates for any delay in the clock signal due to the physical length of the signal path from the scan clock to the SRL, thereby preventing scanned data from being flushed through a scan chain of the SRLs of the present invention</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_07543203
source USPTO Issued Patents
title LSSD-compatible edge-triggered shift register latch
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-09T08%3A58%3A59IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Ashton,%20Gerry&rft.aucorp=International%20Business%20Machines%20Corporation&rft.date=2009-06-02&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07543203%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true