Clock duty changing apparatus

A clock duty changing apparatus changes a duty ratio of an input clock signal with nearly 50% duty ratio to a target value being externally supplied and outputs the input clock signal thereinafter as an output signal. The apparatus includes a duty regulation circuit and a duty correction circuit. Th...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: Nonaka, Akiko
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Nonaka, Akiko
description A clock duty changing apparatus changes a duty ratio of an input clock signal with nearly 50% duty ratio to a target value being externally supplied and outputs the input clock signal thereinafter as an output signal. The apparatus includes a duty regulation circuit and a duty correction circuit. The duty regulation circuit includes a delay selection circuit and an operation circuit. The delay selection circuit generates a delay signal by delaying the input clock signal by delay time determined based on a first control signal and a second control signal. The first control signal is externally supplied to the apparatus. The second control signal is generated by the duty correction circuit so that mismatch between the duty ratio of the output clock signal and the target value is reduced. The operation circuit generates the output clock signal by logic operation using the delay signal and the input clock signal.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07532052</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07532052</sourcerecordid><originalsourceid>FETCH-uspatents_grants_075320523</originalsourceid><addsrcrecordid>eNrjZJB1zslPzlZIKS2pVEjOSMxLz8xLV0gsKEgsSiwpLeZhYE1LzClO5YXS3AwKbq4hzh66pcUFiSWpeSXF8elFiSDKwNzU2MjA1MiYCCUAr6AlBA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Clock duty changing apparatus</title><source>USPTO Issued Patents</source><creator>Nonaka, Akiko</creator><creatorcontrib>Nonaka, Akiko ; NEC Electronics Corporation</creatorcontrib><description>A clock duty changing apparatus changes a duty ratio of an input clock signal with nearly 50% duty ratio to a target value being externally supplied and outputs the input clock signal thereinafter as an output signal. The apparatus includes a duty regulation circuit and a duty correction circuit. The duty regulation circuit includes a delay selection circuit and an operation circuit. The delay selection circuit generates a delay signal by delaying the input clock signal by delay time determined based on a first control signal and a second control signal. The first control signal is externally supplied to the apparatus. The second control signal is generated by the duty correction circuit so that mismatch between the duty ratio of the output clock signal and the target value is reduced. The operation circuit generates the output clock signal by logic operation using the delay signal and the input clock signal.</description><language>eng</language><creationdate>2009</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7532052$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64039</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7532052$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Nonaka, Akiko</creatorcontrib><creatorcontrib>NEC Electronics Corporation</creatorcontrib><title>Clock duty changing apparatus</title><description>A clock duty changing apparatus changes a duty ratio of an input clock signal with nearly 50% duty ratio to a target value being externally supplied and outputs the input clock signal thereinafter as an output signal. The apparatus includes a duty regulation circuit and a duty correction circuit. The duty regulation circuit includes a delay selection circuit and an operation circuit. The delay selection circuit generates a delay signal by delaying the input clock signal by delay time determined based on a first control signal and a second control signal. The first control signal is externally supplied to the apparatus. The second control signal is generated by the duty correction circuit so that mismatch between the duty ratio of the output clock signal and the target value is reduced. The operation circuit generates the output clock signal by logic operation using the delay signal and the input clock signal.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2009</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZJB1zslPzlZIKS2pVEjOSMxLz8xLV0gsKEgsSiwpLeZhYE1LzClO5YXS3AwKbq4hzh66pcUFiSWpeSXF8elFiSDKwNzU2MjA1MiYCCUAr6AlBA</recordid><startdate>20090512</startdate><enddate>20090512</enddate><creator>Nonaka, Akiko</creator><scope>EFH</scope></search><sort><creationdate>20090512</creationdate><title>Clock duty changing apparatus</title><author>Nonaka, Akiko</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_075320523</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2009</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Nonaka, Akiko</creatorcontrib><creatorcontrib>NEC Electronics Corporation</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Nonaka, Akiko</au><aucorp>NEC Electronics Corporation</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Clock duty changing apparatus</title><date>2009-05-12</date><risdate>2009</risdate><abstract>A clock duty changing apparatus changes a duty ratio of an input clock signal with nearly 50% duty ratio to a target value being externally supplied and outputs the input clock signal thereinafter as an output signal. The apparatus includes a duty regulation circuit and a duty correction circuit. The duty regulation circuit includes a delay selection circuit and an operation circuit. The delay selection circuit generates a delay signal by delaying the input clock signal by delay time determined based on a first control signal and a second control signal. The first control signal is externally supplied to the apparatus. The second control signal is generated by the duty correction circuit so that mismatch between the duty ratio of the output clock signal and the target value is reduced. The operation circuit generates the output clock signal by logic operation using the delay signal and the input clock signal.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_07532052
source USPTO Issued Patents
title Clock duty changing apparatus
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-05T17%3A34%3A35IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Nonaka,%20Akiko&rft.aucorp=NEC%20Electronics%20Corporation&rft.date=2009-05-12&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07532052%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true