Interleaved memory cell with single-event-upset tolerance

A memory array has a first memory cell with a plurality of transistors connected so as to restore a data value to a node of the memory cell to an initial value following an event upsetting the initial value. A first portion of the plurality of transistors is in a first cell portion and a second port...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: de Jong, Jan L, Nguyen, Susan Xuan, Pang, Raymond C
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator de Jong, Jan L
Nguyen, Susan Xuan
Pang, Raymond C
description A memory array has a first memory cell with a plurality of transistors connected so as to restore a data value to a node of the memory cell to an initial value following an event upsetting the initial value. A first portion of the plurality of transistors is in a first cell portion and a second portion of the plurality of transistors is in a second cell portion. A second memory cell has a third cell portion and a fourth cell portion. The third cell portion is between the first cell portion and the second cell portion and adjacent to each of the first cell portion and the second cell portion. In a particular embodiment, the memory cell is a single-event-upset ("SEU") tolerant memory cell and the first and second cell portions are each a half cell of a sixteen transistor memory cell.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07515452</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07515452</sourcerecordid><originalsourceid>FETCH-uspatents_grants_075154523</originalsourceid><addsrcrecordid>eNrjZLD0zCtJLcpJTSxLTVHITc3NL6pUSE7NyVEozyzJUCjOzEvPSdVNLUvNK9EtLShOLVEoyc9JLUrMS07lYWBNS8wpTuWF0twMCm6uIc4euqXFBYklQA3F8elAhUDKwNzU0NTE1MiYCCUAPzov_A</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Interleaved memory cell with single-event-upset tolerance</title><source>USPTO Issued Patents</source><creator>de Jong, Jan L ; Nguyen, Susan Xuan ; Pang, Raymond C</creator><creatorcontrib>de Jong, Jan L ; Nguyen, Susan Xuan ; Pang, Raymond C ; XILINX, Inc</creatorcontrib><description>A memory array has a first memory cell with a plurality of transistors connected so as to restore a data value to a node of the memory cell to an initial value following an event upsetting the initial value. A first portion of the plurality of transistors is in a first cell portion and a second portion of the plurality of transistors is in a second cell portion. A second memory cell has a third cell portion and a fourth cell portion. The third cell portion is between the first cell portion and the second cell portion and adjacent to each of the first cell portion and the second cell portion. In a particular embodiment, the memory cell is a single-event-upset ("SEU") tolerant memory cell and the first and second cell portions are each a half cell of a sixteen transistor memory cell.</description><language>eng</language><creationdate>2009</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7515452$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64015</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7515452$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>de Jong, Jan L</creatorcontrib><creatorcontrib>Nguyen, Susan Xuan</creatorcontrib><creatorcontrib>Pang, Raymond C</creatorcontrib><creatorcontrib>XILINX, Inc</creatorcontrib><title>Interleaved memory cell with single-event-upset tolerance</title><description>A memory array has a first memory cell with a plurality of transistors connected so as to restore a data value to a node of the memory cell to an initial value following an event upsetting the initial value. A first portion of the plurality of transistors is in a first cell portion and a second portion of the plurality of transistors is in a second cell portion. A second memory cell has a third cell portion and a fourth cell portion. The third cell portion is between the first cell portion and the second cell portion and adjacent to each of the first cell portion and the second cell portion. In a particular embodiment, the memory cell is a single-event-upset ("SEU") tolerant memory cell and the first and second cell portions are each a half cell of a sixteen transistor memory cell.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2009</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZLD0zCtJLcpJTSxLTVHITc3NL6pUSE7NyVEozyzJUCjOzEvPSdVNLUvNK9EtLShOLVEoyc9JLUrMS07lYWBNS8wpTuWF0twMCm6uIc4euqXFBYklQA3F8elAhUDKwNzU0NTE1MiYCCUAPzov_A</recordid><startdate>20090407</startdate><enddate>20090407</enddate><creator>de Jong, Jan L</creator><creator>Nguyen, Susan Xuan</creator><creator>Pang, Raymond C</creator><scope>EFH</scope></search><sort><creationdate>20090407</creationdate><title>Interleaved memory cell with single-event-upset tolerance</title><author>de Jong, Jan L ; Nguyen, Susan Xuan ; Pang, Raymond C</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_075154523</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2009</creationdate><toplevel>online_resources</toplevel><creatorcontrib>de Jong, Jan L</creatorcontrib><creatorcontrib>Nguyen, Susan Xuan</creatorcontrib><creatorcontrib>Pang, Raymond C</creatorcontrib><creatorcontrib>XILINX, Inc</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>de Jong, Jan L</au><au>Nguyen, Susan Xuan</au><au>Pang, Raymond C</au><aucorp>XILINX, Inc</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Interleaved memory cell with single-event-upset tolerance</title><date>2009-04-07</date><risdate>2009</risdate><abstract>A memory array has a first memory cell with a plurality of transistors connected so as to restore a data value to a node of the memory cell to an initial value following an event upsetting the initial value. A first portion of the plurality of transistors is in a first cell portion and a second portion of the plurality of transistors is in a second cell portion. A second memory cell has a third cell portion and a fourth cell portion. The third cell portion is between the first cell portion and the second cell portion and adjacent to each of the first cell portion and the second cell portion. In a particular embodiment, the memory cell is a single-event-upset ("SEU") tolerant memory cell and the first and second cell portions are each a half cell of a sixteen transistor memory cell.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_07515452
source USPTO Issued Patents
title Interleaved memory cell with single-event-upset tolerance
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-28T05%3A05%3A10IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=de%20Jong,%20Jan%20L&rft.aucorp=XILINX,%20Inc&rft.date=2009-04-07&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07515452%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true