Digital clock divider

A digital clock divider includes an adder and a clock division device configured to receive a first clock signal with a first frequency and to output a second clock signal having a lower frequency relative to the first frequency. The digital clock divider also includes a division value separation de...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: Noeske, Carsten
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Noeske, Carsten
description A digital clock divider includes an adder and a clock division device configured to receive a first clock signal with a first frequency and to output a second clock signal having a lower frequency relative to the first frequency. The digital clock divider also includes a division value separation device and a feedback section. The division value separation device is configured to divide an addition value output from the adder into an integer value and a fractional value. The feedback section is configured to provide to the adder a feedback value, the feedback value comprising the fractional component or the fractional component modified by a processing device. The adder is configured to add the feedback value to an applied division value. The clock division device is controlled on the basis of the integer value.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07512208</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07512208</sourcerecordid><originalsourceid>FETCH-uspatents_grants_075122083</originalsourceid><addsrcrecordid>eNrjZBB1yUzPLEnMUUjOyU_OVkjJLMtMSS3iYWBNS8wpTuWF0twMCm6uIc4euqXFBYklqXklxfHpRYkgysDc1NDIyMDCmAglAExnIc0</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Digital clock divider</title><source>USPTO Issued Patents</source><creator>Noeske, Carsten</creator><creatorcontrib>Noeske, Carsten ; MICRONAS GmbH</creatorcontrib><description>A digital clock divider includes an adder and a clock division device configured to receive a first clock signal with a first frequency and to output a second clock signal having a lower frequency relative to the first frequency. The digital clock divider also includes a division value separation device and a feedback section. The division value separation device is configured to divide an addition value output from the adder into an integer value and a fractional value. The feedback section is configured to provide to the adder a feedback value, the feedback value comprising the fractional component or the fractional component modified by a processing device. The adder is configured to add the feedback value to an applied division value. The clock division device is controlled on the basis of the integer value.</description><language>eng</language><creationdate>2009</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7512208$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64039</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7512208$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Noeske, Carsten</creatorcontrib><creatorcontrib>MICRONAS GmbH</creatorcontrib><title>Digital clock divider</title><description>A digital clock divider includes an adder and a clock division device configured to receive a first clock signal with a first frequency and to output a second clock signal having a lower frequency relative to the first frequency. The digital clock divider also includes a division value separation device and a feedback section. The division value separation device is configured to divide an addition value output from the adder into an integer value and a fractional value. The feedback section is configured to provide to the adder a feedback value, the feedback value comprising the fractional component or the fractional component modified by a processing device. The adder is configured to add the feedback value to an applied division value. The clock division device is controlled on the basis of the integer value.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2009</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZBB1yUzPLEnMUUjOyU_OVkjJLMtMSS3iYWBNS8wpTuWF0twMCm6uIc4euqXFBYklqXklxfHpRYkgysDc1NDIyMDCmAglAExnIc0</recordid><startdate>20090331</startdate><enddate>20090331</enddate><creator>Noeske, Carsten</creator><scope>EFH</scope></search><sort><creationdate>20090331</creationdate><title>Digital clock divider</title><author>Noeske, Carsten</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_075122083</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2009</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Noeske, Carsten</creatorcontrib><creatorcontrib>MICRONAS GmbH</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Noeske, Carsten</au><aucorp>MICRONAS GmbH</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Digital clock divider</title><date>2009-03-31</date><risdate>2009</risdate><abstract>A digital clock divider includes an adder and a clock division device configured to receive a first clock signal with a first frequency and to output a second clock signal having a lower frequency relative to the first frequency. The digital clock divider also includes a division value separation device and a feedback section. The division value separation device is configured to divide an addition value output from the adder into an integer value and a fractional value. The feedback section is configured to provide to the adder a feedback value, the feedback value comprising the fractional component or the fractional component modified by a processing device. The adder is configured to add the feedback value to an applied division value. The clock division device is controlled on the basis of the integer value.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_07512208
source USPTO Issued Patents
title Digital clock divider
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-22T07%3A18%3A13IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Noeske,%20Carsten&rft.aucorp=MICRONAS%20GmbH&rft.date=2009-03-31&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07512208%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true