Fast, stable, SRAM cell using seven devices and hierarchical bit/sense line

An embodiment of the present invention is an SRAM memory array comprising memory cells with each cell containing seven devices, wherein the basic storage nodes, which store the true and complement of the data, are constructed from six devices, forming a cross-coupled flip-flop cell. One internal sto...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Matick, Richard E, Schuster, Stanley E
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Matick, Richard E
Schuster, Stanley E
description An embodiment of the present invention is an SRAM memory array comprising memory cells with each cell containing seven devices, wherein the basic storage nodes, which store the true and complement of the data, are constructed from six devices, forming a cross-coupled flip-flop cell. One internal storage node of this cell being connected to a separate read-pass device which passes the state of this node to a local bit line (LBL) for single-ended sensing, with the gate of this separate read-pass device connected to a separate read-word line.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07499312</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07499312</sourcerecordid><originalsourceid>FETCH-uspatents_grants_074993123</originalsourceid><addsrcrecordid>eNqNyj0KwkAQBtBtLES9wxwg4k8ESSliEMRG7WWy-UwGhkF2Njm_CB7A6jVvGi41ey7IMzeKgu63w5UiVGlwsY4cI4xajBLhxNZSL0icYi-RlRrJK4c5SMUwD5MXq2PxcxaoPj2O5-Xgb86w7M8u8Zf1fldV5WZb_lE-YXU1Cg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Fast, stable, SRAM cell using seven devices and hierarchical bit/sense line</title><source>USPTO Issued Patents</source><creator>Matick, Richard E ; Schuster, Stanley E</creator><creatorcontrib>Matick, Richard E ; Schuster, Stanley E ; International Business Machines Corporation</creatorcontrib><description>An embodiment of the present invention is an SRAM memory array comprising memory cells with each cell containing seven devices, wherein the basic storage nodes, which store the true and complement of the data, are constructed from six devices, forming a cross-coupled flip-flop cell. One internal storage node of this cell being connected to a separate read-pass device which passes the state of this node to a local bit line (LBL) for single-ended sensing, with the gate of this separate read-pass device connected to a separate read-word line.</description><language>eng</language><creationdate>2009</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7499312$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64037</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7499312$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Matick, Richard E</creatorcontrib><creatorcontrib>Schuster, Stanley E</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><title>Fast, stable, SRAM cell using seven devices and hierarchical bit/sense line</title><description>An embodiment of the present invention is an SRAM memory array comprising memory cells with each cell containing seven devices, wherein the basic storage nodes, which store the true and complement of the data, are constructed from six devices, forming a cross-coupled flip-flop cell. One internal storage node of this cell being connected to a separate read-pass device which passes the state of this node to a local bit line (LBL) for single-ended sensing, with the gate of this separate read-pass device connected to a separate read-word line.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2009</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNyj0KwkAQBtBtLES9wxwg4k8ESSliEMRG7WWy-UwGhkF2Njm_CB7A6jVvGi41ey7IMzeKgu63w5UiVGlwsY4cI4xajBLhxNZSL0icYi-RlRrJK4c5SMUwD5MXq2PxcxaoPj2O5-Xgb86w7M8u8Zf1fldV5WZb_lE-YXU1Cg</recordid><startdate>20090303</startdate><enddate>20090303</enddate><creator>Matick, Richard E</creator><creator>Schuster, Stanley E</creator><scope>EFH</scope></search><sort><creationdate>20090303</creationdate><title>Fast, stable, SRAM cell using seven devices and hierarchical bit/sense line</title><author>Matick, Richard E ; Schuster, Stanley E</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_074993123</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2009</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Matick, Richard E</creatorcontrib><creatorcontrib>Schuster, Stanley E</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Matick, Richard E</au><au>Schuster, Stanley E</au><aucorp>International Business Machines Corporation</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Fast, stable, SRAM cell using seven devices and hierarchical bit/sense line</title><date>2009-03-03</date><risdate>2009</risdate><abstract>An embodiment of the present invention is an SRAM memory array comprising memory cells with each cell containing seven devices, wherein the basic storage nodes, which store the true and complement of the data, are constructed from six devices, forming a cross-coupled flip-flop cell. One internal storage node of this cell being connected to a separate read-pass device which passes the state of this node to a local bit line (LBL) for single-ended sensing, with the gate of this separate read-pass device connected to a separate read-word line.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_07499312
source USPTO Issued Patents
title Fast, stable, SRAM cell using seven devices and hierarchical bit/sense line
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-10T08%3A51%3A28IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Matick,%20Richard%20E&rft.aucorp=International%20Business%20Machines%20Corporation&rft.date=2009-03-03&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07499312%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true