Electrostatic discharge failure avoidance through interaction between floorplanning and power routing

An integrated system and method to achieve ESD robustness on an integrated circuit (IC) in a fully automated ASIC design environment is described. Electrical characteristics and electrical limits on the power network are translated to power route region constraints for each chip input/output (I/O) c...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Huber, Andrew D, Brennan, Ciaran J, Dunn, Paul E, Gould, Scott W, Lin, Lin, Schanzenbach, Erich C
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Huber, Andrew D
Brennan, Ciaran J
Dunn, Paul E
Gould, Scott W
Lin, Lin
Schanzenbach, Erich C
description An integrated system and method to achieve ESD robustness on an integrated circuit (IC) in a fully automated ASIC design environment is described. Electrical characteristics and electrical limits on the power network are translated to power route region constraints for each chip input/output (I/O) cell. Electrical limits on the signal network are translated into signal route region constraints for each chip I/O cell. These constraints are passed on to an I/O floorplanner (automatic placer of I/O cells) that analyzes trade-offs between these constraints. For I/O cells that can not be placed to satisfy both power and signal region constraints, the I/O floorplanner utilizes the knowledge of alternative power distribution structures to group I/Os and create local power grid structures that have the effect of relaxing the power region constraints. Instructions for creating these local power grid structures are passed on to the automatic power routing tool.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07496877</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07496877</sourcerecordid><originalsourceid>FETCH-uspatents_grants_074968773</originalsourceid><addsrcrecordid>eNqNi0EKwkAMAHvxIOof8gFBUFw9l4oP8C5xm-4GlqRkU_t9K_gATwPDzLqhrlB00-roHKHnGjNaIhiQy2QE-FbuUSKBZ9MpZWBxMozOKvAin4kEhqJqY0ERlgQoPYw6k8Fy-GK2zWrAUmn346aBW_do7_upjugkXp_J8ItDOF3PlxCOfyQfk0NBmA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Electrostatic discharge failure avoidance through interaction between floorplanning and power routing</title><source>USPTO Issued Patents</source><creator>Huber, Andrew D ; Brennan, Ciaran J ; Dunn, Paul E ; Gould, Scott W ; Lin, Lin ; Schanzenbach, Erich C</creator><creatorcontrib>Huber, Andrew D ; Brennan, Ciaran J ; Dunn, Paul E ; Gould, Scott W ; Lin, Lin ; Schanzenbach, Erich C ; International Business Machines Corporation</creatorcontrib><description>An integrated system and method to achieve ESD robustness on an integrated circuit (IC) in a fully automated ASIC design environment is described. Electrical characteristics and electrical limits on the power network are translated to power route region constraints for each chip input/output (I/O) cell. Electrical limits on the signal network are translated into signal route region constraints for each chip I/O cell. These constraints are passed on to an I/O floorplanner (automatic placer of I/O cells) that analyzes trade-offs between these constraints. For I/O cells that can not be placed to satisfy both power and signal region constraints, the I/O floorplanner utilizes the knowledge of alternative power distribution structures to group I/Os and create local power grid structures that have the effect of relaxing the power region constraints. Instructions for creating these local power grid structures are passed on to the automatic power routing tool.</description><language>eng</language><creationdate>2009</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7496877$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64012</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7496877$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Huber, Andrew D</creatorcontrib><creatorcontrib>Brennan, Ciaran J</creatorcontrib><creatorcontrib>Dunn, Paul E</creatorcontrib><creatorcontrib>Gould, Scott W</creatorcontrib><creatorcontrib>Lin, Lin</creatorcontrib><creatorcontrib>Schanzenbach, Erich C</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><title>Electrostatic discharge failure avoidance through interaction between floorplanning and power routing</title><description>An integrated system and method to achieve ESD robustness on an integrated circuit (IC) in a fully automated ASIC design environment is described. Electrical characteristics and electrical limits on the power network are translated to power route region constraints for each chip input/output (I/O) cell. Electrical limits on the signal network are translated into signal route region constraints for each chip I/O cell. These constraints are passed on to an I/O floorplanner (automatic placer of I/O cells) that analyzes trade-offs between these constraints. For I/O cells that can not be placed to satisfy both power and signal region constraints, the I/O floorplanner utilizes the knowledge of alternative power distribution structures to group I/Os and create local power grid structures that have the effect of relaxing the power region constraints. Instructions for creating these local power grid structures are passed on to the automatic power routing tool.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2009</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNi0EKwkAMAHvxIOof8gFBUFw9l4oP8C5xm-4GlqRkU_t9K_gATwPDzLqhrlB00-roHKHnGjNaIhiQy2QE-FbuUSKBZ9MpZWBxMozOKvAin4kEhqJqY0ERlgQoPYw6k8Fy-GK2zWrAUmn346aBW_do7_upjugkXp_J8ItDOF3PlxCOfyQfk0NBmA</recordid><startdate>20090224</startdate><enddate>20090224</enddate><creator>Huber, Andrew D</creator><creator>Brennan, Ciaran J</creator><creator>Dunn, Paul E</creator><creator>Gould, Scott W</creator><creator>Lin, Lin</creator><creator>Schanzenbach, Erich C</creator><scope>EFH</scope></search><sort><creationdate>20090224</creationdate><title>Electrostatic discharge failure avoidance through interaction between floorplanning and power routing</title><author>Huber, Andrew D ; Brennan, Ciaran J ; Dunn, Paul E ; Gould, Scott W ; Lin, Lin ; Schanzenbach, Erich C</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_074968773</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2009</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Huber, Andrew D</creatorcontrib><creatorcontrib>Brennan, Ciaran J</creatorcontrib><creatorcontrib>Dunn, Paul E</creatorcontrib><creatorcontrib>Gould, Scott W</creatorcontrib><creatorcontrib>Lin, Lin</creatorcontrib><creatorcontrib>Schanzenbach, Erich C</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Huber, Andrew D</au><au>Brennan, Ciaran J</au><au>Dunn, Paul E</au><au>Gould, Scott W</au><au>Lin, Lin</au><au>Schanzenbach, Erich C</au><aucorp>International Business Machines Corporation</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Electrostatic discharge failure avoidance through interaction between floorplanning and power routing</title><date>2009-02-24</date><risdate>2009</risdate><abstract>An integrated system and method to achieve ESD robustness on an integrated circuit (IC) in a fully automated ASIC design environment is described. Electrical characteristics and electrical limits on the power network are translated to power route region constraints for each chip input/output (I/O) cell. Electrical limits on the signal network are translated into signal route region constraints for each chip I/O cell. These constraints are passed on to an I/O floorplanner (automatic placer of I/O cells) that analyzes trade-offs between these constraints. For I/O cells that can not be placed to satisfy both power and signal region constraints, the I/O floorplanner utilizes the knowledge of alternative power distribution structures to group I/Os and create local power grid structures that have the effect of relaxing the power region constraints. Instructions for creating these local power grid structures are passed on to the automatic power routing tool.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_07496877
source USPTO Issued Patents
title Electrostatic discharge failure avoidance through interaction between floorplanning and power routing
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-11T21%3A13%3A33IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Huber,%20Andrew%20D&rft.aucorp=International%20Business%20Machines%20Corporation&rft.date=2009-02-24&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07496877%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true