High-speed serial link clock and data recovery
A system for clock and data recovery ("CDR") includes a clock generator, a half-rate phase detector for receiving the input data, an encoder, a phase selector outputting recovered clock, a confidence counter, and a multiplexer outputting recovered data. The clock generator generates an 8-p...
Gespeichert in:
Hauptverfasser: | , , , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Su, Chau-chin Lee, Chien-Hsi Lu, Hung-Wen Lin, Hsueh-Chin Tseng, Yen-Pin Wang, Chia-Nan Liu, Uan-Jiun |
description | A system for clock and data recovery ("CDR") includes a clock generator, a half-rate phase detector for receiving the input data, an encoder, a phase selector outputting recovered clock, a confidence counter, and a multiplexer outputting recovered data. The clock generator generates an 8-phase clock signal at half a rate of the transmitted serial data. The phase detector samples input data at four times the standard sampling rate, takes the oversampled data and detects phase transitions therein, i.e., phase lead and lag. The encoder encodes the phase transition data. The confidence counter receives the phase transition data and generates a signal representing the accumulated net effect of the phase transitions. The phase selector receives the confidence counter signal and the 8-phase clock from the clock generator, and determines the optimum phase for data sampling. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07415089</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07415089</sourcerecordid><originalsourceid>FETCH-uspatents_grants_074150893</originalsourceid><addsrcrecordid>eNrjZNDzyEzP0C0uSE1NUShOLcpMzFHIyczLVkjOyU_OVkjMS1FISSxJVChKTc4vSy2q5GFgTUvMKU7lhdLcDApuriHOHrqlxQWJJal5JcXx6UWJIMrA3MTQ1MDC0pgIJQCX9Sr7</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>High-speed serial link clock and data recovery</title><source>USPTO Issued Patents</source><creator>Su, Chau-chin ; Lee, Chien-Hsi ; Lu, Hung-Wen ; Lin, Hsueh-Chin ; Tseng, Yen-Pin ; Wang, Chia-Nan ; Liu, Uan-Jiun</creator><creatorcontrib>Su, Chau-chin ; Lee, Chien-Hsi ; Lu, Hung-Wen ; Lin, Hsueh-Chin ; Tseng, Yen-Pin ; Wang, Chia-Nan ; Liu, Uan-Jiun ; Industrial Technology Research Institute</creatorcontrib><description>A system for clock and data recovery ("CDR") includes a clock generator, a half-rate phase detector for receiving the input data, an encoder, a phase selector outputting recovered clock, a confidence counter, and a multiplexer outputting recovered data. The clock generator generates an 8-phase clock signal at half a rate of the transmitted serial data. The phase detector samples input data at four times the standard sampling rate, takes the oversampled data and detects phase transitions therein, i.e., phase lead and lag. The encoder encodes the phase transition data. The confidence counter receives the phase transition data and generates a signal representing the accumulated net effect of the phase transitions. The phase selector receives the confidence counter signal and the 8-phase clock from the clock generator, and determines the optimum phase for data sampling.</description><language>eng</language><creationdate>2008</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7415089$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64012</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7415089$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Su, Chau-chin</creatorcontrib><creatorcontrib>Lee, Chien-Hsi</creatorcontrib><creatorcontrib>Lu, Hung-Wen</creatorcontrib><creatorcontrib>Lin, Hsueh-Chin</creatorcontrib><creatorcontrib>Tseng, Yen-Pin</creatorcontrib><creatorcontrib>Wang, Chia-Nan</creatorcontrib><creatorcontrib>Liu, Uan-Jiun</creatorcontrib><creatorcontrib>Industrial Technology Research Institute</creatorcontrib><title>High-speed serial link clock and data recovery</title><description>A system for clock and data recovery ("CDR") includes a clock generator, a half-rate phase detector for receiving the input data, an encoder, a phase selector outputting recovered clock, a confidence counter, and a multiplexer outputting recovered data. The clock generator generates an 8-phase clock signal at half a rate of the transmitted serial data. The phase detector samples input data at four times the standard sampling rate, takes the oversampled data and detects phase transitions therein, i.e., phase lead and lag. The encoder encodes the phase transition data. The confidence counter receives the phase transition data and generates a signal representing the accumulated net effect of the phase transitions. The phase selector receives the confidence counter signal and the 8-phase clock from the clock generator, and determines the optimum phase for data sampling.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2008</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZNDzyEzP0C0uSE1NUShOLcpMzFHIyczLVkjOyU_OVkjMS1FISSxJVChKTc4vSy2q5GFgTUvMKU7lhdLcDApuriHOHrqlxQWJJal5JcXx6UWJIMrA3MTQ1MDC0pgIJQCX9Sr7</recordid><startdate>20080819</startdate><enddate>20080819</enddate><creator>Su, Chau-chin</creator><creator>Lee, Chien-Hsi</creator><creator>Lu, Hung-Wen</creator><creator>Lin, Hsueh-Chin</creator><creator>Tseng, Yen-Pin</creator><creator>Wang, Chia-Nan</creator><creator>Liu, Uan-Jiun</creator><scope>EFH</scope></search><sort><creationdate>20080819</creationdate><title>High-speed serial link clock and data recovery</title><author>Su, Chau-chin ; Lee, Chien-Hsi ; Lu, Hung-Wen ; Lin, Hsueh-Chin ; Tseng, Yen-Pin ; Wang, Chia-Nan ; Liu, Uan-Jiun</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_074150893</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2008</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Su, Chau-chin</creatorcontrib><creatorcontrib>Lee, Chien-Hsi</creatorcontrib><creatorcontrib>Lu, Hung-Wen</creatorcontrib><creatorcontrib>Lin, Hsueh-Chin</creatorcontrib><creatorcontrib>Tseng, Yen-Pin</creatorcontrib><creatorcontrib>Wang, Chia-Nan</creatorcontrib><creatorcontrib>Liu, Uan-Jiun</creatorcontrib><creatorcontrib>Industrial Technology Research Institute</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Su, Chau-chin</au><au>Lee, Chien-Hsi</au><au>Lu, Hung-Wen</au><au>Lin, Hsueh-Chin</au><au>Tseng, Yen-Pin</au><au>Wang, Chia-Nan</au><au>Liu, Uan-Jiun</au><aucorp>Industrial Technology Research Institute</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>High-speed serial link clock and data recovery</title><date>2008-08-19</date><risdate>2008</risdate><abstract>A system for clock and data recovery ("CDR") includes a clock generator, a half-rate phase detector for receiving the input data, an encoder, a phase selector outputting recovered clock, a confidence counter, and a multiplexer outputting recovered data. The clock generator generates an 8-phase clock signal at half a rate of the transmitted serial data. The phase detector samples input data at four times the standard sampling rate, takes the oversampled data and detects phase transitions therein, i.e., phase lead and lag. The encoder encodes the phase transition data. The confidence counter receives the phase transition data and generates a signal representing the accumulated net effect of the phase transitions. The phase selector receives the confidence counter signal and the 8-phase clock from the clock generator, and determines the optimum phase for data sampling.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_07415089 |
source | USPTO Issued Patents |
title | High-speed serial link clock and data recovery |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-08T12%3A06%3A22IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Su,%20Chau-chin&rft.aucorp=Industrial%20Technology%20Research%20Institute&rft.date=2008-08-19&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07415089%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |