Semiconductor integrated circuit device with high and low breakdown-voltage MISFETs

Provided is a manufacturing method of a semiconductor integrated circuit device having a plurality of first MISFETs in a first region and a plurality of second MISFETs in a second region, which comprises forming a first insulating film between two adjacent regions of the first MISFET forming regions...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Yasuoka, Hideki, Kouketsu, Masami, Ishida, Susumu, Saitou, Kazunari
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Yasuoka, Hideki
Kouketsu, Masami
Ishida, Susumu
Saitou, Kazunari
description Provided is a manufacturing method of a semiconductor integrated circuit device having a plurality of first MISFETs in a first region and a plurality of second MISFETs in a second region, which comprises forming a first insulating film between two adjacent regions of the first MISFET forming regions in the first region and the second MISFET forming regions in the second region; forming a second insulating film over the surface of the semiconductor substrate between the first insulating films in each of the first and second regions; depositing a third insulating film over the second insulating film; forming a first conductive film over the third insulating film in the second region; forming, after removal of the third and second insulating films from the first region, a fourth insulating film over the surface of the semiconductor substrate in the first region; and forming a second conductive film over the fourth insulating film; wherein the third insulating film remains over the first insulating film in the second region. The present invention makes it possible to raise the threshold voltage of a parasitic MOS and in addition, to suppress occurrence of an NBT phenomenon.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07224037</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07224037</sourcerecordid><originalsourceid>FETCH-uspatents_grants_072240373</originalsourceid><addsrcrecordid>eNqNjUEKwjAQRbNxIeod5gKF0go9gCi6cBX3EpMxGRoTSSbN9Y3gAVw9-Dz-Wwsp8UU6BlM0xwQUGG1SjAY0JV2IweBCGqESO3BkHahgwMcKj4RqNrGGbomelUW4XuTpeMtbsXoqn3H340ZAmw_nruR3uw6c763xRT8Nw74fp_EP5QMesTkb</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Semiconductor integrated circuit device with high and low breakdown-voltage MISFETs</title><source>USPTO Issued Patents</source><creator>Yasuoka, Hideki ; Kouketsu, Masami ; Ishida, Susumu ; Saitou, Kazunari</creator><creatorcontrib>Yasuoka, Hideki ; Kouketsu, Masami ; Ishida, Susumu ; Saitou, Kazunari ; Renesas Technology Corp</creatorcontrib><description>Provided is a manufacturing method of a semiconductor integrated circuit device having a plurality of first MISFETs in a first region and a plurality of second MISFETs in a second region, which comprises forming a first insulating film between two adjacent regions of the first MISFET forming regions in the first region and the second MISFET forming regions in the second region; forming a second insulating film over the surface of the semiconductor substrate between the first insulating films in each of the first and second regions; depositing a third insulating film over the second insulating film; forming a first conductive film over the third insulating film in the second region; forming, after removal of the third and second insulating films from the first region, a fourth insulating film over the surface of the semiconductor substrate in the first region; and forming a second conductive film over the fourth insulating film; wherein the third insulating film remains over the first insulating film in the second region. The present invention makes it possible to raise the threshold voltage of a parasitic MOS and in addition, to suppress occurrence of an NBT phenomenon.</description><language>eng</language><creationdate>2007</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7224037$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64039</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7224037$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Yasuoka, Hideki</creatorcontrib><creatorcontrib>Kouketsu, Masami</creatorcontrib><creatorcontrib>Ishida, Susumu</creatorcontrib><creatorcontrib>Saitou, Kazunari</creatorcontrib><creatorcontrib>Renesas Technology Corp</creatorcontrib><title>Semiconductor integrated circuit device with high and low breakdown-voltage MISFETs</title><description>Provided is a manufacturing method of a semiconductor integrated circuit device having a plurality of first MISFETs in a first region and a plurality of second MISFETs in a second region, which comprises forming a first insulating film between two adjacent regions of the first MISFET forming regions in the first region and the second MISFET forming regions in the second region; forming a second insulating film over the surface of the semiconductor substrate between the first insulating films in each of the first and second regions; depositing a third insulating film over the second insulating film; forming a first conductive film over the third insulating film in the second region; forming, after removal of the third and second insulating films from the first region, a fourth insulating film over the surface of the semiconductor substrate in the first region; and forming a second conductive film over the fourth insulating film; wherein the third insulating film remains over the first insulating film in the second region. The present invention makes it possible to raise the threshold voltage of a parasitic MOS and in addition, to suppress occurrence of an NBT phenomenon.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2007</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNjUEKwjAQRbNxIeod5gKF0go9gCi6cBX3EpMxGRoTSSbN9Y3gAVw9-Dz-Wwsp8UU6BlM0xwQUGG1SjAY0JV2IweBCGqESO3BkHahgwMcKj4RqNrGGbomelUW4XuTpeMtbsXoqn3H340ZAmw_nruR3uw6c763xRT8Nw74fp_EP5QMesTkb</recordid><startdate>20070529</startdate><enddate>20070529</enddate><creator>Yasuoka, Hideki</creator><creator>Kouketsu, Masami</creator><creator>Ishida, Susumu</creator><creator>Saitou, Kazunari</creator><scope>EFH</scope></search><sort><creationdate>20070529</creationdate><title>Semiconductor integrated circuit device with high and low breakdown-voltage MISFETs</title><author>Yasuoka, Hideki ; Kouketsu, Masami ; Ishida, Susumu ; Saitou, Kazunari</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_072240373</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2007</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Yasuoka, Hideki</creatorcontrib><creatorcontrib>Kouketsu, Masami</creatorcontrib><creatorcontrib>Ishida, Susumu</creatorcontrib><creatorcontrib>Saitou, Kazunari</creatorcontrib><creatorcontrib>Renesas Technology Corp</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Yasuoka, Hideki</au><au>Kouketsu, Masami</au><au>Ishida, Susumu</au><au>Saitou, Kazunari</au><aucorp>Renesas Technology Corp</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Semiconductor integrated circuit device with high and low breakdown-voltage MISFETs</title><date>2007-05-29</date><risdate>2007</risdate><abstract>Provided is a manufacturing method of a semiconductor integrated circuit device having a plurality of first MISFETs in a first region and a plurality of second MISFETs in a second region, which comprises forming a first insulating film between two adjacent regions of the first MISFET forming regions in the first region and the second MISFET forming regions in the second region; forming a second insulating film over the surface of the semiconductor substrate between the first insulating films in each of the first and second regions; depositing a third insulating film over the second insulating film; forming a first conductive film over the third insulating film in the second region; forming, after removal of the third and second insulating films from the first region, a fourth insulating film over the surface of the semiconductor substrate in the first region; and forming a second conductive film over the fourth insulating film; wherein the third insulating film remains over the first insulating film in the second region. The present invention makes it possible to raise the threshold voltage of a parasitic MOS and in addition, to suppress occurrence of an NBT phenomenon.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_07224037
source USPTO Issued Patents
title Semiconductor integrated circuit device with high and low breakdown-voltage MISFETs
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-27T20%3A36%3A48IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Yasuoka,%20Hideki&rft.aucorp=Renesas%20Technology%20Corp&rft.date=2007-05-29&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07224037%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true