Command multiplier for built-in-self-test
Disclosed is a flexible command multiplication scheme for the built-in-self test (BIST) of a high-speed embedded memory array that segments BIST functionality into remote lower-speed executable instructions and local higher-speed executable instructions. A stand-alone BIST logic controller operates...
Gespeichert in:
Hauptverfasser: | , , , , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Fales, Jonathan R Fredeman, Gregory J Gorman, Kevin W Jacunski, Mark D Kirihata, Toshiaki Norris, Alan D Parries, Paul C Wordeman, Matthew R |
description | Disclosed is a flexible command multiplication scheme for the built-in-self test (BIST) of a high-speed embedded memory array that segments BIST functionality into remote lower-speed executable instructions and local higher-speed executable instructions. A stand-alone BIST logic controller operates at a lower frequency and communicates with a command multiplier using a low-speed BIST instruction seed set. The command multiplier uses offset or directive registers to drive a logic unit or ALU to generate "n" sets of CAD information which are then time-multiplexed to the embedded memory at a speed "n" times faster than the BIST operating speed. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07194670</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07194670</sourcerecordid><originalsourceid>FETCH-uspatents_grants_071946703</originalsourceid><addsrcrecordid>eNrjZNB0zs_NTcxLUcgtzSnJLMjJTC1SSMsvUkgqzcwp0c3M0y1OzUnTLUktLuFhYE1LzClO5YXS3AwKbq4hzh66pcUFiSWpeSXF8elFiSDKwNzQ0sTM3MCYCCUA3ckplw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Command multiplier for built-in-self-test</title><source>USPTO Issued Patents</source><creator>Fales, Jonathan R ; Fredeman, Gregory J ; Gorman, Kevin W ; Jacunski, Mark D ; Kirihata, Toshiaki ; Norris, Alan D ; Parries, Paul C ; Wordeman, Matthew R</creator><creatorcontrib>Fales, Jonathan R ; Fredeman, Gregory J ; Gorman, Kevin W ; Jacunski, Mark D ; Kirihata, Toshiaki ; Norris, Alan D ; Parries, Paul C ; Wordeman, Matthew R ; International Business Machines Corp</creatorcontrib><description>Disclosed is a flexible command multiplication scheme for the built-in-self test (BIST) of a high-speed embedded memory array that segments BIST functionality into remote lower-speed executable instructions and local higher-speed executable instructions. A stand-alone BIST logic controller operates at a lower frequency and communicates with a command multiplier using a low-speed BIST instruction seed set. The command multiplier uses offset or directive registers to drive a logic unit or ALU to generate "n" sets of CAD information which are then time-multiplexed to the embedded memory at a speed "n" times faster than the BIST operating speed.</description><language>eng</language><creationdate>2007</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7194670$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64039</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7194670$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Fales, Jonathan R</creatorcontrib><creatorcontrib>Fredeman, Gregory J</creatorcontrib><creatorcontrib>Gorman, Kevin W</creatorcontrib><creatorcontrib>Jacunski, Mark D</creatorcontrib><creatorcontrib>Kirihata, Toshiaki</creatorcontrib><creatorcontrib>Norris, Alan D</creatorcontrib><creatorcontrib>Parries, Paul C</creatorcontrib><creatorcontrib>Wordeman, Matthew R</creatorcontrib><creatorcontrib>International Business Machines Corp</creatorcontrib><title>Command multiplier for built-in-self-test</title><description>Disclosed is a flexible command multiplication scheme for the built-in-self test (BIST) of a high-speed embedded memory array that segments BIST functionality into remote lower-speed executable instructions and local higher-speed executable instructions. A stand-alone BIST logic controller operates at a lower frequency and communicates with a command multiplier using a low-speed BIST instruction seed set. The command multiplier uses offset or directive registers to drive a logic unit or ALU to generate "n" sets of CAD information which are then time-multiplexed to the embedded memory at a speed "n" times faster than the BIST operating speed.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2007</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZNB0zs_NTcxLUcgtzSnJLMjJTC1SSMsvUkgqzcwp0c3M0y1OzUnTLUktLuFhYE1LzClO5YXS3AwKbq4hzh66pcUFiSWpeSXF8elFiSDKwNzQ0sTM3MCYCCUA3ckplw</recordid><startdate>20070320</startdate><enddate>20070320</enddate><creator>Fales, Jonathan R</creator><creator>Fredeman, Gregory J</creator><creator>Gorman, Kevin W</creator><creator>Jacunski, Mark D</creator><creator>Kirihata, Toshiaki</creator><creator>Norris, Alan D</creator><creator>Parries, Paul C</creator><creator>Wordeman, Matthew R</creator><scope>EFH</scope></search><sort><creationdate>20070320</creationdate><title>Command multiplier for built-in-self-test</title><author>Fales, Jonathan R ; Fredeman, Gregory J ; Gorman, Kevin W ; Jacunski, Mark D ; Kirihata, Toshiaki ; Norris, Alan D ; Parries, Paul C ; Wordeman, Matthew R</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_071946703</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2007</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Fales, Jonathan R</creatorcontrib><creatorcontrib>Fredeman, Gregory J</creatorcontrib><creatorcontrib>Gorman, Kevin W</creatorcontrib><creatorcontrib>Jacunski, Mark D</creatorcontrib><creatorcontrib>Kirihata, Toshiaki</creatorcontrib><creatorcontrib>Norris, Alan D</creatorcontrib><creatorcontrib>Parries, Paul C</creatorcontrib><creatorcontrib>Wordeman, Matthew R</creatorcontrib><creatorcontrib>International Business Machines Corp</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Fales, Jonathan R</au><au>Fredeman, Gregory J</au><au>Gorman, Kevin W</au><au>Jacunski, Mark D</au><au>Kirihata, Toshiaki</au><au>Norris, Alan D</au><au>Parries, Paul C</au><au>Wordeman, Matthew R</au><aucorp>International Business Machines Corp</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Command multiplier for built-in-self-test</title><date>2007-03-20</date><risdate>2007</risdate><abstract>Disclosed is a flexible command multiplication scheme for the built-in-self test (BIST) of a high-speed embedded memory array that segments BIST functionality into remote lower-speed executable instructions and local higher-speed executable instructions. A stand-alone BIST logic controller operates at a lower frequency and communicates with a command multiplier using a low-speed BIST instruction seed set. The command multiplier uses offset or directive registers to drive a logic unit or ALU to generate "n" sets of CAD information which are then time-multiplexed to the embedded memory at a speed "n" times faster than the BIST operating speed.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_07194670 |
source | USPTO Issued Patents |
title | Command multiplier for built-in-self-test |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-02T08%3A22%3A18IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Fales,%20Jonathan%20R&rft.aucorp=International%20Business%20Machines%20Corp&rft.date=2007-03-20&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07194670%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |