Semiconductor device having a first clock signal configured to operate sychronously with a second clock signal by use of a measuring and setting circuit
A first circuit is disposed on the semiconductor substrate, operates synchronously with a first clock signal, and outputs a first output signal delayed by a first delay time from the first clock signal. A first measuring circuit measures indirectly a first increase and a first decrease of the first...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Harima, Takayuki |
description | A first circuit is disposed on the semiconductor substrate, operates synchronously with a first clock signal, and outputs a first output signal delayed by a first delay time from the first clock signal. A first measuring circuit measures indirectly a first increase and a first decrease of the first delay time. A setting circuit operates synchronously with the first clock signal, outputs a second clock signal delayed from the first clock signal by a second delay time adding the first increase and subtracting the first decrease. A second circuit inputs the first output signal and operates synchronously with the second clock signal. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07188267</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07188267</sourcerecordid><originalsourceid>FETCH-uspatents_grants_071882673</originalsourceid><addsrcrecordid>eNqNjTsOwjAQRNNQIOAOewEkPhKhRyB66JFx1skKx45210G5CcfFQTR0VDPSvJmZFq8LtmRjqJLVyFBhTxahMT2FGgw4YlGwPtoHCNXBeMiwozoxVqARYodsFEEG23AMMYkf4Ena5LLgOPzbvg-QBCG6nLdoJPHnKGOCqqO3xDaRzouJM15w8dVZAafj9XBeJunyYVC51WxGWZXr_X6zK7d_IG8PwFNl</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Semiconductor device having a first clock signal configured to operate sychronously with a second clock signal by use of a measuring and setting circuit</title><source>USPTO Issued Patents</source><creator>Harima, Takayuki</creator><creatorcontrib>Harima, Takayuki ; Kabushiki Kaisha Toshiba</creatorcontrib><description>A first circuit is disposed on the semiconductor substrate, operates synchronously with a first clock signal, and outputs a first output signal delayed by a first delay time from the first clock signal. A first measuring circuit measures indirectly a first increase and a first decrease of the first delay time. A setting circuit operates synchronously with the first clock signal, outputs a second clock signal delayed from the first clock signal by a second delay time adding the first increase and subtracting the first decrease. A second circuit inputs the first output signal and operates synchronously with the second clock signal.</description><language>eng</language><creationdate>2007</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7188267$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64012</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7188267$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Harima, Takayuki</creatorcontrib><creatorcontrib>Kabushiki Kaisha Toshiba</creatorcontrib><title>Semiconductor device having a first clock signal configured to operate sychronously with a second clock signal by use of a measuring and setting circuit</title><description>A first circuit is disposed on the semiconductor substrate, operates synchronously with a first clock signal, and outputs a first output signal delayed by a first delay time from the first clock signal. A first measuring circuit measures indirectly a first increase and a first decrease of the first delay time. A setting circuit operates synchronously with the first clock signal, outputs a second clock signal delayed from the first clock signal by a second delay time adding the first increase and subtracting the first decrease. A second circuit inputs the first output signal and operates synchronously with the second clock signal.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2007</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNjTsOwjAQRNNQIOAOewEkPhKhRyB66JFx1skKx45210G5CcfFQTR0VDPSvJmZFq8LtmRjqJLVyFBhTxahMT2FGgw4YlGwPtoHCNXBeMiwozoxVqARYodsFEEG23AMMYkf4Ena5LLgOPzbvg-QBCG6nLdoJPHnKGOCqqO3xDaRzouJM15w8dVZAafj9XBeJunyYVC51WxGWZXr_X6zK7d_IG8PwFNl</recordid><startdate>20070306</startdate><enddate>20070306</enddate><creator>Harima, Takayuki</creator><scope>EFH</scope></search><sort><creationdate>20070306</creationdate><title>Semiconductor device having a first clock signal configured to operate sychronously with a second clock signal by use of a measuring and setting circuit</title><author>Harima, Takayuki</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_071882673</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2007</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Harima, Takayuki</creatorcontrib><creatorcontrib>Kabushiki Kaisha Toshiba</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Harima, Takayuki</au><aucorp>Kabushiki Kaisha Toshiba</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Semiconductor device having a first clock signal configured to operate sychronously with a second clock signal by use of a measuring and setting circuit</title><date>2007-03-06</date><risdate>2007</risdate><abstract>A first circuit is disposed on the semiconductor substrate, operates synchronously with a first clock signal, and outputs a first output signal delayed by a first delay time from the first clock signal. A first measuring circuit measures indirectly a first increase and a first decrease of the first delay time. A setting circuit operates synchronously with the first clock signal, outputs a second clock signal delayed from the first clock signal by a second delay time adding the first increase and subtracting the first decrease. A second circuit inputs the first output signal and operates synchronously with the second clock signal.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_07188267 |
source | USPTO Issued Patents |
title | Semiconductor device having a first clock signal configured to operate sychronously with a second clock signal by use of a measuring and setting circuit |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-28T20%3A12%3A13IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Harima,%20Takayuki&rft.aucorp=Kabushiki%20Kaisha%20Toshiba&rft.date=2007-03-06&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07188267%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |