Programmable logic device having a configurable DRAM with transparent refresh

A programmable logic device (PLD) having a programmable routing structure that employs non-static memory cells, such as dynamic random access memory (DRAM) cells, to control configurable circuit elements, such as pass-transistors and/or MUXes. In a representative embodiment, each DRAM cell is connec...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Fenstermaker, Larry R, Schadt, John A, Lin, Mou C
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Fenstermaker, Larry R
Schadt, John A
Lin, Mou C
description A programmable logic device (PLD) having a programmable routing structure that employs non-static memory cells, such as dynamic random access memory (DRAM) cells, to control configurable circuit elements, such as pass-transistors and/or MUXes. In a representative embodiment, each DRAM cell is connected to its corresponding configurable circuit element using a buffer adapted to stabilize the output voltage generated by the cell and offset the effect of charge leakage from the cell capacitor. In addition, refresh circuitry associated with the DRAM cell periodically restores the charge in the cell capacitor using a refresh operation that is performed in the background, without disturbing the user functions of the PLD. Advantageously, a relatively large capacitance associated with a DRAM cell makes a PLD of the invention less susceptible to soft errors than a prior-art PLD that relies on SRAM cells for configuration control of its routing structure.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07129749</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07129749</sourcerecordid><originalsourceid>FETCH-uspatents_grants_071297493</originalsourceid><addsrcrecordid>eNrjZPANKMpPL0rMzU1MyklVyMlPz0xWSEkty0xOVchILMvMS1dIVEjOz0vLTC8tAitxCXL0VSjPLMlQKClKzCsuSCxKzStRKEpNK0otzuBhYE1LzClO5YXS3AwKbq4hzh66pUCFJUCFxfFAy0CUgbmhkaW5iaUxEUoAgqY29w</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Programmable logic device having a configurable DRAM with transparent refresh</title><source>USPTO Issued Patents</source><creator>Fenstermaker, Larry R ; Schadt, John A ; Lin, Mou C</creator><creatorcontrib>Fenstermaker, Larry R ; Schadt, John A ; Lin, Mou C ; Lattice Semiconductor Corporation</creatorcontrib><description>A programmable logic device (PLD) having a programmable routing structure that employs non-static memory cells, such as dynamic random access memory (DRAM) cells, to control configurable circuit elements, such as pass-transistors and/or MUXes. In a representative embodiment, each DRAM cell is connected to its corresponding configurable circuit element using a buffer adapted to stabilize the output voltage generated by the cell and offset the effect of charge leakage from the cell capacitor. In addition, refresh circuitry associated with the DRAM cell periodically restores the charge in the cell capacitor using a refresh operation that is performed in the background, without disturbing the user functions of the PLD. Advantageously, a relatively large capacitance associated with a DRAM cell makes a PLD of the invention less susceptible to soft errors than a prior-art PLD that relies on SRAM cells for configuration control of its routing structure.</description><language>eng</language><creationdate>2006</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7129749$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64012</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7129749$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Fenstermaker, Larry R</creatorcontrib><creatorcontrib>Schadt, John A</creatorcontrib><creatorcontrib>Lin, Mou C</creatorcontrib><creatorcontrib>Lattice Semiconductor Corporation</creatorcontrib><title>Programmable logic device having a configurable DRAM with transparent refresh</title><description>A programmable logic device (PLD) having a programmable routing structure that employs non-static memory cells, such as dynamic random access memory (DRAM) cells, to control configurable circuit elements, such as pass-transistors and/or MUXes. In a representative embodiment, each DRAM cell is connected to its corresponding configurable circuit element using a buffer adapted to stabilize the output voltage generated by the cell and offset the effect of charge leakage from the cell capacitor. In addition, refresh circuitry associated with the DRAM cell periodically restores the charge in the cell capacitor using a refresh operation that is performed in the background, without disturbing the user functions of the PLD. Advantageously, a relatively large capacitance associated with a DRAM cell makes a PLD of the invention less susceptible to soft errors than a prior-art PLD that relies on SRAM cells for configuration control of its routing structure.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2006</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZPANKMpPL0rMzU1MyklVyMlPz0xWSEkty0xOVchILMvMS1dIVEjOz0vLTC8tAitxCXL0VSjPLMlQKClKzCsuSCxKzStRKEpNK0otzuBhYE1LzClO5YXS3AwKbq4hzh66pUCFJUCFxfFAy0CUgbmhkaW5iaUxEUoAgqY29w</recordid><startdate>20061031</startdate><enddate>20061031</enddate><creator>Fenstermaker, Larry R</creator><creator>Schadt, John A</creator><creator>Lin, Mou C</creator><scope>EFH</scope></search><sort><creationdate>20061031</creationdate><title>Programmable logic device having a configurable DRAM with transparent refresh</title><author>Fenstermaker, Larry R ; Schadt, John A ; Lin, Mou C</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_071297493</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2006</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Fenstermaker, Larry R</creatorcontrib><creatorcontrib>Schadt, John A</creatorcontrib><creatorcontrib>Lin, Mou C</creatorcontrib><creatorcontrib>Lattice Semiconductor Corporation</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Fenstermaker, Larry R</au><au>Schadt, John A</au><au>Lin, Mou C</au><aucorp>Lattice Semiconductor Corporation</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Programmable logic device having a configurable DRAM with transparent refresh</title><date>2006-10-31</date><risdate>2006</risdate><abstract>A programmable logic device (PLD) having a programmable routing structure that employs non-static memory cells, such as dynamic random access memory (DRAM) cells, to control configurable circuit elements, such as pass-transistors and/or MUXes. In a representative embodiment, each DRAM cell is connected to its corresponding configurable circuit element using a buffer adapted to stabilize the output voltage generated by the cell and offset the effect of charge leakage from the cell capacitor. In addition, refresh circuitry associated with the DRAM cell periodically restores the charge in the cell capacitor using a refresh operation that is performed in the background, without disturbing the user functions of the PLD. Advantageously, a relatively large capacitance associated with a DRAM cell makes a PLD of the invention less susceptible to soft errors than a prior-art PLD that relies on SRAM cells for configuration control of its routing structure.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_07129749
source USPTO Issued Patents
title Programmable logic device having a configurable DRAM with transparent refresh
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-05T05%3A37%3A48IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Fenstermaker,%20Larry%20R&rft.aucorp=Lattice%20Semiconductor%20Corporation&rft.date=2006-10-31&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07129749%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true