Turbo decoder control for use with a programmable interleaver, variable block length, and multiple code rates
A turbo decoder control comprises an address generator for addressing systematic data, parity data, and systematic likelihood ratios according to a pre-determined memory mapping. The systematic data samples are accessed in the order required by the MAP decoding algorithm such that interleaving and d...
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Van Stralen, Nick Andrew Hladik, Stephen Michael Itani, Abdallah Mahmoud Wodnicki, Robert Gideon Ross, John Anderson Fergus |
description | A turbo decoder control comprises an address generator for addressing systematic data, parity data, and systematic likelihood ratios according to a pre-determined memory mapping. The systematic data samples are accessed in the order required by the MAP decoding algorithm such that interleaving and de-interleaving functions in the MAP decoding algorithm are performed in real-time, i.e., without delay. Such memory-mapping in combination with data handling functions (e.g., multiplexing and combinatorial logic) minimizes memory requirements for the turbo decoder and allows for use of programmable interleavers, variable block lengths, and multiple code rates. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07127656</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07127656</sourcerecordid><originalsourceid>FETCH-uspatents_grants_071276563</originalsourceid><addsrcrecordid>eNqNjUsOgkAQRNm4MOod-gCY-IlwAKPxAOxNAw1M7JkmPT14fcF4AFcvqVepWme-SloLtNRISwqNBFNh6EQhRYK3swEQRpVe0XusmcAFI2XCiTSHCdV905qleQFT6G3IAUMLPrG5cVbLNCgaxW226pAj7X7cZHC_VdfHPsVx9sHic_5ZcCiPp7K4FOc_Kh_7akLY</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Turbo decoder control for use with a programmable interleaver, variable block length, and multiple code rates</title><source>USPTO Issued Patents</source><creator>Van Stralen, Nick Andrew ; Hladik, Stephen Michael ; Itani, Abdallah Mahmoud ; Wodnicki, Robert Gideon ; Ross, John Anderson Fergus</creator><creatorcontrib>Van Stralen, Nick Andrew ; Hladik, Stephen Michael ; Itani, Abdallah Mahmoud ; Wodnicki, Robert Gideon ; Ross, John Anderson Fergus ; General Electric Company</creatorcontrib><description>A turbo decoder control comprises an address generator for addressing systematic data, parity data, and systematic likelihood ratios according to a pre-determined memory mapping. The systematic data samples are accessed in the order required by the MAP decoding algorithm such that interleaving and de-interleaving functions in the MAP decoding algorithm are performed in real-time, i.e., without delay. Such memory-mapping in combination with data handling functions (e.g., multiplexing and combinatorial logic) minimizes memory requirements for the turbo decoder and allows for use of programmable interleavers, variable block lengths, and multiple code rates.</description><language>eng</language><creationdate>2006</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7127656$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64015</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7127656$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Van Stralen, Nick Andrew</creatorcontrib><creatorcontrib>Hladik, Stephen Michael</creatorcontrib><creatorcontrib>Itani, Abdallah Mahmoud</creatorcontrib><creatorcontrib>Wodnicki, Robert Gideon</creatorcontrib><creatorcontrib>Ross, John Anderson Fergus</creatorcontrib><creatorcontrib>General Electric Company</creatorcontrib><title>Turbo decoder control for use with a programmable interleaver, variable block length, and multiple code rates</title><description>A turbo decoder control comprises an address generator for addressing systematic data, parity data, and systematic likelihood ratios according to a pre-determined memory mapping. The systematic data samples are accessed in the order required by the MAP decoding algorithm such that interleaving and de-interleaving functions in the MAP decoding algorithm are performed in real-time, i.e., without delay. Such memory-mapping in combination with data handling functions (e.g., multiplexing and combinatorial logic) minimizes memory requirements for the turbo decoder and allows for use of programmable interleavers, variable block lengths, and multiple code rates.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2006</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNjUsOgkAQRNm4MOod-gCY-IlwAKPxAOxNAw1M7JkmPT14fcF4AFcvqVepWme-SloLtNRISwqNBFNh6EQhRYK3swEQRpVe0XusmcAFI2XCiTSHCdV905qleQFT6G3IAUMLPrG5cVbLNCgaxW226pAj7X7cZHC_VdfHPsVx9sHic_5ZcCiPp7K4FOc_Kh_7akLY</recordid><startdate>20061024</startdate><enddate>20061024</enddate><creator>Van Stralen, Nick Andrew</creator><creator>Hladik, Stephen Michael</creator><creator>Itani, Abdallah Mahmoud</creator><creator>Wodnicki, Robert Gideon</creator><creator>Ross, John Anderson Fergus</creator><scope>EFH</scope></search><sort><creationdate>20061024</creationdate><title>Turbo decoder control for use with a programmable interleaver, variable block length, and multiple code rates</title><author>Van Stralen, Nick Andrew ; Hladik, Stephen Michael ; Itani, Abdallah Mahmoud ; Wodnicki, Robert Gideon ; Ross, John Anderson Fergus</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_071276563</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2006</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Van Stralen, Nick Andrew</creatorcontrib><creatorcontrib>Hladik, Stephen Michael</creatorcontrib><creatorcontrib>Itani, Abdallah Mahmoud</creatorcontrib><creatorcontrib>Wodnicki, Robert Gideon</creatorcontrib><creatorcontrib>Ross, John Anderson Fergus</creatorcontrib><creatorcontrib>General Electric Company</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Van Stralen, Nick Andrew</au><au>Hladik, Stephen Michael</au><au>Itani, Abdallah Mahmoud</au><au>Wodnicki, Robert Gideon</au><au>Ross, John Anderson Fergus</au><aucorp>General Electric Company</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Turbo decoder control for use with a programmable interleaver, variable block length, and multiple code rates</title><date>2006-10-24</date><risdate>2006</risdate><abstract>A turbo decoder control comprises an address generator for addressing systematic data, parity data, and systematic likelihood ratios according to a pre-determined memory mapping. The systematic data samples are accessed in the order required by the MAP decoding algorithm such that interleaving and de-interleaving functions in the MAP decoding algorithm are performed in real-time, i.e., without delay. Such memory-mapping in combination with data handling functions (e.g., multiplexing and combinatorial logic) minimizes memory requirements for the turbo decoder and allows for use of programmable interleavers, variable block lengths, and multiple code rates.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_07127656 |
source | USPTO Issued Patents |
title | Turbo decoder control for use with a programmable interleaver, variable block length, and multiple code rates |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-25T21%3A04%3A05IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Van%20Stralen,%20Nick%20Andrew&rft.aucorp=General%20Electric%20Company&rft.date=2006-10-24&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07127656%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |