Integrated circuit memory architecture with selectively offset data and address delays to minimize skew and provide synchronization of signals at the input/output section
An integrated circuit memory architecture with selectively offset data and address delays to minimize skew and provide synchronization of signals at the input/output section in which the architecture is divided into memory sections, depending upon their distance from the address/control generation b...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Faue, Jon Allan Meadows, Harold Brett |
description | An integrated circuit memory architecture with selectively offset data and address delays to minimize skew and provide synchronization of signals at the input/output section in which the architecture is divided into memory sections, depending upon their distance from the address/control generation block. The address and clock information is re-driven between these sections, which effectively serves to add a quantized number of gate delays in the address path between the sections while concomitantly minimizing skew. A corresponding number of gate delays is also added to the "read" data path for each section such that the number of delays in the address/clock path plus the number of delays in the "read" data path is substantially constant. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07039822</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07039822</sourcerecordid><originalsourceid>FETCH-uspatents_grants_070398223</originalsourceid><addsrcrecordid>eNqNj0FuwkAMRbPpooLe4V-gAsGi7RoV0X33yJpxiNXEE409QeFInJKh4gCsnr715G-_NtcfdT5lco4IkkMRx8BDyjMoh06cg5fMOIt3MO5rlIn7GaltjR2RnEAaQTFmNkPknmaDJwyiMsiFYX98_nfGnCaJdTBr6HJSuZBL0roLJiel3kAO7xiiY_FVKl5Ra8NdWzYvbVX47cFFg_337-7wXmys96vbsT5yx_pjvf363Gy2Tyg3fLhbcg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Integrated circuit memory architecture with selectively offset data and address delays to minimize skew and provide synchronization of signals at the input/output section</title><source>USPTO Issued Patents</source><creator>Faue, Jon Allan ; Meadows, Harold Brett</creator><creatorcontrib>Faue, Jon Allan ; Meadows, Harold Brett ; ProMOS Technologies Inc</creatorcontrib><description>An integrated circuit memory architecture with selectively offset data and address delays to minimize skew and provide synchronization of signals at the input/output section in which the architecture is divided into memory sections, depending upon their distance from the address/control generation block. The address and clock information is re-driven between these sections, which effectively serves to add a quantized number of gate delays in the address path between the sections while concomitantly minimizing skew. A corresponding number of gate delays is also added to the "read" data path for each section such that the number of delays in the address/clock path plus the number of delays in the "read" data path is substantially constant.</description><language>eng</language><creationdate>2006</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7039822$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64012</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7039822$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Faue, Jon Allan</creatorcontrib><creatorcontrib>Meadows, Harold Brett</creatorcontrib><creatorcontrib>ProMOS Technologies Inc</creatorcontrib><title>Integrated circuit memory architecture with selectively offset data and address delays to minimize skew and provide synchronization of signals at the input/output section</title><description>An integrated circuit memory architecture with selectively offset data and address delays to minimize skew and provide synchronization of signals at the input/output section in which the architecture is divided into memory sections, depending upon their distance from the address/control generation block. The address and clock information is re-driven between these sections, which effectively serves to add a quantized number of gate delays in the address path between the sections while concomitantly minimizing skew. A corresponding number of gate delays is also added to the "read" data path for each section such that the number of delays in the address/clock path plus the number of delays in the "read" data path is substantially constant.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2006</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNj0FuwkAMRbPpooLe4V-gAsGi7RoV0X33yJpxiNXEE409QeFInJKh4gCsnr715G-_NtcfdT5lco4IkkMRx8BDyjMoh06cg5fMOIt3MO5rlIn7GaltjR2RnEAaQTFmNkPknmaDJwyiMsiFYX98_nfGnCaJdTBr6HJSuZBL0roLJiel3kAO7xiiY_FVKl5Ra8NdWzYvbVX47cFFg_337-7wXmys96vbsT5yx_pjvf363Gy2Tyg3fLhbcg</recordid><startdate>20060502</startdate><enddate>20060502</enddate><creator>Faue, Jon Allan</creator><creator>Meadows, Harold Brett</creator><scope>EFH</scope></search><sort><creationdate>20060502</creationdate><title>Integrated circuit memory architecture with selectively offset data and address delays to minimize skew and provide synchronization of signals at the input/output section</title><author>Faue, Jon Allan ; Meadows, Harold Brett</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_070398223</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2006</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Faue, Jon Allan</creatorcontrib><creatorcontrib>Meadows, Harold Brett</creatorcontrib><creatorcontrib>ProMOS Technologies Inc</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Faue, Jon Allan</au><au>Meadows, Harold Brett</au><aucorp>ProMOS Technologies Inc</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Integrated circuit memory architecture with selectively offset data and address delays to minimize skew and provide synchronization of signals at the input/output section</title><date>2006-05-02</date><risdate>2006</risdate><abstract>An integrated circuit memory architecture with selectively offset data and address delays to minimize skew and provide synchronization of signals at the input/output section in which the architecture is divided into memory sections, depending upon their distance from the address/control generation block. The address and clock information is re-driven between these sections, which effectively serves to add a quantized number of gate delays in the address path between the sections while concomitantly minimizing skew. A corresponding number of gate delays is also added to the "read" data path for each section such that the number of delays in the address/clock path plus the number of delays in the "read" data path is substantially constant.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_07039822 |
source | USPTO Issued Patents |
title | Integrated circuit memory architecture with selectively offset data and address delays to minimize skew and provide synchronization of signals at the input/output section |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-01T12%3A11%3A44IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Faue,%20Jon%20Allan&rft.aucorp=ProMOS%20Technologies%20Inc&rft.date=2006-05-02&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07039822%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |