Semiconductor memory device using VSS or VDD bit line precharge approach without reference cell

Provided is a semiconductor memory device using a VSS or VDD bit line precharge approach without a reference cell. Two P-type sense amplifiers are used in the VSS precharge approach and two N-type sense amplifiers are used in the VDD precharge approach. In one of the two sense amplifiers, a transist...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: Noh, Kyong-jun
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Noh, Kyong-jun
description Provided is a semiconductor memory device using a VSS or VDD bit line precharge approach without a reference cell. Two P-type sense amplifiers are used in the VSS precharge approach and two N-type sense amplifiers are used in the VDD precharge approach. In one of the two sense amplifiers, a transistor that drives a bit line has a lower current driving capability than that of the other transistor that drives a complementary bit line. In the other of the two sense amplifiers, a transistor that drives the complementary bit line has a lower current driving capability than that of the other transistor that drives the bit line. Accordingly, one of the two sense amplifiers first operates and the other of the two sense amplifiers operates after a predetermined delay time according to a position of one of two memory cells, which is selected when a word line is enabled, so as to properly sense data "0" and "1", thereby solving the problems of the conventional VSS or VDD precharge approach using the reference cell.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_07031213</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>07031213</sourcerecordid><originalsourceid>FETCH-uspatents_grants_070312133</originalsourceid><addsrcrecordid>eNqNi70NwjAUBtNQIGCHtwBSggsGIEH0Rmkj43xJLPlPzzaI7QkSA1BdcXfbapBwRgc_Fp0Dk4ML_KYRT6NBJRk_Uy8lrapvW3qYTNZ4UGToRfEMUjFyUHqhl8lLKJkYExh-3TWs3VebSdmEw4-7iq7d_XI7lhRVhs9pmFl9UZ9r0ZwaIf5IPvP_PUg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Semiconductor memory device using VSS or VDD bit line precharge approach without reference cell</title><source>USPTO Issued Patents</source><creator>Noh, Kyong-jun</creator><creatorcontrib>Noh, Kyong-jun ; Samsung Electronics, Co., Ltd</creatorcontrib><description>Provided is a semiconductor memory device using a VSS or VDD bit line precharge approach without a reference cell. Two P-type sense amplifiers are used in the VSS precharge approach and two N-type sense amplifiers are used in the VDD precharge approach. In one of the two sense amplifiers, a transistor that drives a bit line has a lower current driving capability than that of the other transistor that drives a complementary bit line. In the other of the two sense amplifiers, a transistor that drives the complementary bit line has a lower current driving capability than that of the other transistor that drives the bit line. Accordingly, one of the two sense amplifiers first operates and the other of the two sense amplifiers operates after a predetermined delay time according to a position of one of two memory cells, which is selected when a word line is enabled, so as to properly sense data "0" and "1", thereby solving the problems of the conventional VSS or VDD precharge approach using the reference cell.</description><language>eng</language><creationdate>2006</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7031213$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64012</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7031213$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Noh, Kyong-jun</creatorcontrib><creatorcontrib>Samsung Electronics, Co., Ltd</creatorcontrib><title>Semiconductor memory device using VSS or VDD bit line precharge approach without reference cell</title><description>Provided is a semiconductor memory device using a VSS or VDD bit line precharge approach without a reference cell. Two P-type sense amplifiers are used in the VSS precharge approach and two N-type sense amplifiers are used in the VDD precharge approach. In one of the two sense amplifiers, a transistor that drives a bit line has a lower current driving capability than that of the other transistor that drives a complementary bit line. In the other of the two sense amplifiers, a transistor that drives the complementary bit line has a lower current driving capability than that of the other transistor that drives the bit line. Accordingly, one of the two sense amplifiers first operates and the other of the two sense amplifiers operates after a predetermined delay time according to a position of one of two memory cells, which is selected when a word line is enabled, so as to properly sense data "0" and "1", thereby solving the problems of the conventional VSS or VDD precharge approach using the reference cell.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2006</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNi70NwjAUBtNQIGCHtwBSggsGIEH0Rmkj43xJLPlPzzaI7QkSA1BdcXfbapBwRgc_Fp0Dk4ML_KYRT6NBJRk_Uy8lrapvW3qYTNZ4UGToRfEMUjFyUHqhl8lLKJkYExh-3TWs3VebSdmEw4-7iq7d_XI7lhRVhs9pmFl9UZ9r0ZwaIf5IPvP_PUg</recordid><startdate>20060418</startdate><enddate>20060418</enddate><creator>Noh, Kyong-jun</creator><scope>EFH</scope></search><sort><creationdate>20060418</creationdate><title>Semiconductor memory device using VSS or VDD bit line precharge approach without reference cell</title><author>Noh, Kyong-jun</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_070312133</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2006</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Noh, Kyong-jun</creatorcontrib><creatorcontrib>Samsung Electronics, Co., Ltd</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Noh, Kyong-jun</au><aucorp>Samsung Electronics, Co., Ltd</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Semiconductor memory device using VSS or VDD bit line precharge approach without reference cell</title><date>2006-04-18</date><risdate>2006</risdate><abstract>Provided is a semiconductor memory device using a VSS or VDD bit line precharge approach without a reference cell. Two P-type sense amplifiers are used in the VSS precharge approach and two N-type sense amplifiers are used in the VDD precharge approach. In one of the two sense amplifiers, a transistor that drives a bit line has a lower current driving capability than that of the other transistor that drives a complementary bit line. In the other of the two sense amplifiers, a transistor that drives the complementary bit line has a lower current driving capability than that of the other transistor that drives the bit line. Accordingly, one of the two sense amplifiers first operates and the other of the two sense amplifiers operates after a predetermined delay time according to a position of one of two memory cells, which is selected when a word line is enabled, so as to properly sense data "0" and "1", thereby solving the problems of the conventional VSS or VDD precharge approach using the reference cell.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_07031213
source USPTO Issued Patents
title Semiconductor memory device using VSS or VDD bit line precharge approach without reference cell
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-02T12%3A23%3A14IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Noh,%20Kyong-jun&rft.aucorp=Samsung%20Electronics,%20Co.,%20Ltd&rft.date=2006-04-18&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E07031213%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true