Semiconductor device with split gate electrode structure and method for manufacturing the semiconductor device
A semiconductor device includes a substrate divided into a memory cell region and a logic region. A split gate electrode structure is formed in a memory cell region of a substrate. A silicon oxide layer is formed on a sidewall of the split gate electrode structure and a surface of the substrate. A w...
Gespeichert in:
Hauptverfasser: | , , , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Moon, Jung-Ho Yu, Jae-Min Lee, Don-Woo Kwon, Chul-Soon Yoon, In-Gu Lee, Yong-Sun Park, Jae-Hyun |
description | A semiconductor device includes a substrate divided into a memory cell region and a logic region. A split gate electrode structure is formed in a memory cell region of a substrate. A silicon oxide layer is formed on a sidewall of the split gate electrode structure and a surface of the substrate. A word line is formed on the silicon oxide layer that is positioned on the sidewall of the split gate electrode structure. The word line has an upper width and a lower width. The lower width is greater than the upper width. A logic gate pattern is formed on a logic region of the substrate. The logic gate pattern has a thickness thinner than the lower width of the word line. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_06974748</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>06974748</sourcerecordid><originalsourceid>FETCH-uspatents_grants_069747483</originalsourceid><addsrcrecordid>eNqNjb0KAjEQhNNYiPoO-wKC4OFpLYq99rIkmx9INkey0dc3B5YWVl8x38wsFd8pBZ3ZNC25gKFX0ATvIB7qFIOAQyGgSFpKNgRVSjdbIUA2kEh8NmB7MyE3i3MU2IH4rv5YXquFxVhp8-VKwfXyON-2rU79iKU-XcEZu8NpHMbhuP9D-QD0dESc</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Semiconductor device with split gate electrode structure and method for manufacturing the semiconductor device</title><source>USPTO Issued Patents</source><creator>Moon, Jung-Ho ; Yu, Jae-Min ; Lee, Don-Woo ; Kwon, Chul-Soon ; Yoon, In-Gu ; Lee, Yong-Sun ; Park, Jae-Hyun</creator><creatorcontrib>Moon, Jung-Ho ; Yu, Jae-Min ; Lee, Don-Woo ; Kwon, Chul-Soon ; Yoon, In-Gu ; Lee, Yong-Sun ; Park, Jae-Hyun ; Samsung Electronics Co., Ltd</creatorcontrib><description>A semiconductor device includes a substrate divided into a memory cell region and a logic region. A split gate electrode structure is formed in a memory cell region of a substrate. A silicon oxide layer is formed on a sidewall of the split gate electrode structure and a surface of the substrate. A word line is formed on the silicon oxide layer that is positioned on the sidewall of the split gate electrode structure. The word line has an upper width and a lower width. The lower width is greater than the upper width. A logic gate pattern is formed on a logic region of the substrate. The logic gate pattern has a thickness thinner than the lower width of the word line.</description><language>eng</language><creationdate>2005</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6974748$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64039</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6974748$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Moon, Jung-Ho</creatorcontrib><creatorcontrib>Yu, Jae-Min</creatorcontrib><creatorcontrib>Lee, Don-Woo</creatorcontrib><creatorcontrib>Kwon, Chul-Soon</creatorcontrib><creatorcontrib>Yoon, In-Gu</creatorcontrib><creatorcontrib>Lee, Yong-Sun</creatorcontrib><creatorcontrib>Park, Jae-Hyun</creatorcontrib><creatorcontrib>Samsung Electronics Co., Ltd</creatorcontrib><title>Semiconductor device with split gate electrode structure and method for manufacturing the semiconductor device</title><description>A semiconductor device includes a substrate divided into a memory cell region and a logic region. A split gate electrode structure is formed in a memory cell region of a substrate. A silicon oxide layer is formed on a sidewall of the split gate electrode structure and a surface of the substrate. A word line is formed on the silicon oxide layer that is positioned on the sidewall of the split gate electrode structure. The word line has an upper width and a lower width. The lower width is greater than the upper width. A logic gate pattern is formed on a logic region of the substrate. The logic gate pattern has a thickness thinner than the lower width of the word line.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2005</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNjb0KAjEQhNNYiPoO-wKC4OFpLYq99rIkmx9INkey0dc3B5YWVl8x38wsFd8pBZ3ZNC25gKFX0ATvIB7qFIOAQyGgSFpKNgRVSjdbIUA2kEh8NmB7MyE3i3MU2IH4rv5YXquFxVhp8-VKwfXyON-2rU79iKU-XcEZu8NpHMbhuP9D-QD0dESc</recordid><startdate>20051213</startdate><enddate>20051213</enddate><creator>Moon, Jung-Ho</creator><creator>Yu, Jae-Min</creator><creator>Lee, Don-Woo</creator><creator>Kwon, Chul-Soon</creator><creator>Yoon, In-Gu</creator><creator>Lee, Yong-Sun</creator><creator>Park, Jae-Hyun</creator><scope>EFH</scope></search><sort><creationdate>20051213</creationdate><title>Semiconductor device with split gate electrode structure and method for manufacturing the semiconductor device</title><author>Moon, Jung-Ho ; Yu, Jae-Min ; Lee, Don-Woo ; Kwon, Chul-Soon ; Yoon, In-Gu ; Lee, Yong-Sun ; Park, Jae-Hyun</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_069747483</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2005</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Moon, Jung-Ho</creatorcontrib><creatorcontrib>Yu, Jae-Min</creatorcontrib><creatorcontrib>Lee, Don-Woo</creatorcontrib><creatorcontrib>Kwon, Chul-Soon</creatorcontrib><creatorcontrib>Yoon, In-Gu</creatorcontrib><creatorcontrib>Lee, Yong-Sun</creatorcontrib><creatorcontrib>Park, Jae-Hyun</creatorcontrib><creatorcontrib>Samsung Electronics Co., Ltd</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Moon, Jung-Ho</au><au>Yu, Jae-Min</au><au>Lee, Don-Woo</au><au>Kwon, Chul-Soon</au><au>Yoon, In-Gu</au><au>Lee, Yong-Sun</au><au>Park, Jae-Hyun</au><aucorp>Samsung Electronics Co., Ltd</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Semiconductor device with split gate electrode structure and method for manufacturing the semiconductor device</title><date>2005-12-13</date><risdate>2005</risdate><abstract>A semiconductor device includes a substrate divided into a memory cell region and a logic region. A split gate electrode structure is formed in a memory cell region of a substrate. A silicon oxide layer is formed on a sidewall of the split gate electrode structure and a surface of the substrate. A word line is formed on the silicon oxide layer that is positioned on the sidewall of the split gate electrode structure. The word line has an upper width and a lower width. The lower width is greater than the upper width. A logic gate pattern is formed on a logic region of the substrate. The logic gate pattern has a thickness thinner than the lower width of the word line.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_06974748 |
source | USPTO Issued Patents |
title | Semiconductor device with split gate electrode structure and method for manufacturing the semiconductor device |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-19T01%3A20%3A32IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Moon,%20Jung-Ho&rft.aucorp=Samsung%20Electronics%20Co.,%20Ltd&rft.date=2005-12-13&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E06974748%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |