Method and apparatus for implementing signed multiplication of operands having differing bit widths without sign extension of the multiplicand
NA multiplier forms a product from two signed operands without performing a sign extension of the multiplicand (A). A modified Booth's recoding of the multiplier operand (B) is begun immediately without being delayed by a sign extension operation. While recoding and partial product generation i...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Nguyen, Trinh Huy |
description | NA multiplier forms a product from two signed operands without performing a sign extension of the multiplicand (A). A modified Booth's recoding of the multiplier operand (B) is begun immediately without being delayed by a sign extension operation. While recoding and partial product generation is occurring, a determination is made in parallel whether or not a sign extension adjustment term must be created. When needed, a value equal to (−B) (2), where N is equal to a bit width of the multiplicand (A), is formed in parallel with the recoding and partial product generation. The sign extension adjustment term is coupled to a plurality of carry save adders that compress a plurality of partial products to a sum term and a carry term. A final add stage combines the sum term and carry term to provide a product with correct sign extension. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_06973471</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>06973471</sourcerecordid><originalsourceid>FETCH-uspatents_grants_069734713</originalsourceid><addsrcrecordid>eNqNjT0KAjEQhbexEPUOcwFBWXGxFsXGzl6imWwG8kdmop7CM5uVLSwthm-K9703bd5nFBs1qFAvJZWVFAYTM5BPDj0GodADUx9Qgy9OKDm6K6EYIBqICXN1Gax6DEFNxmAevhsJPEmL5Yq6UeTbAvgSDDzqYvGnNOh5MzHKMS5Gzho4Hi7707JwUtUTvvZ1r2K13XXtplu3f0Q-I8dQtg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method and apparatus for implementing signed multiplication of operands having differing bit widths without sign extension of the multiplicand</title><source>USPTO Issued Patents</source><creator>Nguyen, Trinh Huy</creator><creatorcontrib>Nguyen, Trinh Huy ; Freescale Semiconductor, Inc</creatorcontrib><description>NA multiplier forms a product from two signed operands without performing a sign extension of the multiplicand (A). A modified Booth's recoding of the multiplier operand (B) is begun immediately without being delayed by a sign extension operation. While recoding and partial product generation is occurring, a determination is made in parallel whether or not a sign extension adjustment term must be created. When needed, a value equal to (−B) (2), where N is equal to a bit width of the multiplicand (A), is formed in parallel with the recoding and partial product generation. The sign extension adjustment term is coupled to a plurality of carry save adders that compress a plurality of partial products to a sum term and a carry term. A final add stage combines the sum term and carry term to provide a product with correct sign extension.</description><language>eng</language><creationdate>2005</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6973471$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64028</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6973471$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Nguyen, Trinh Huy</creatorcontrib><creatorcontrib>Freescale Semiconductor, Inc</creatorcontrib><title>Method and apparatus for implementing signed multiplication of operands having differing bit widths without sign extension of the multiplicand</title><description>NA multiplier forms a product from two signed operands without performing a sign extension of the multiplicand (A). A modified Booth's recoding of the multiplier operand (B) is begun immediately without being delayed by a sign extension operation. While recoding and partial product generation is occurring, a determination is made in parallel whether or not a sign extension adjustment term must be created. When needed, a value equal to (−B) (2), where N is equal to a bit width of the multiplicand (A), is formed in parallel with the recoding and partial product generation. The sign extension adjustment term is coupled to a plurality of carry save adders that compress a plurality of partial products to a sum term and a carry term. A final add stage combines the sum term and carry term to provide a product with correct sign extension.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2005</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNjT0KAjEQhbexEPUOcwFBWXGxFsXGzl6imWwG8kdmop7CM5uVLSwthm-K9703bd5nFBs1qFAvJZWVFAYTM5BPDj0GodADUx9Qgy9OKDm6K6EYIBqICXN1Gax6DEFNxmAevhsJPEmL5Yq6UeTbAvgSDDzqYvGnNOh5MzHKMS5Gzho4Hi7707JwUtUTvvZ1r2K13XXtplu3f0Q-I8dQtg</recordid><startdate>20051206</startdate><enddate>20051206</enddate><creator>Nguyen, Trinh Huy</creator><scope>EFH</scope></search><sort><creationdate>20051206</creationdate><title>Method and apparatus for implementing signed multiplication of operands having differing bit widths without sign extension of the multiplicand</title><author>Nguyen, Trinh Huy</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_069734713</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2005</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Nguyen, Trinh Huy</creatorcontrib><creatorcontrib>Freescale Semiconductor, Inc</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Nguyen, Trinh Huy</au><aucorp>Freescale Semiconductor, Inc</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method and apparatus for implementing signed multiplication of operands having differing bit widths without sign extension of the multiplicand</title><date>2005-12-06</date><risdate>2005</risdate><abstract>NA multiplier forms a product from two signed operands without performing a sign extension of the multiplicand (A). A modified Booth's recoding of the multiplier operand (B) is begun immediately without being delayed by a sign extension operation. While recoding and partial product generation is occurring, a determination is made in parallel whether or not a sign extension adjustment term must be created. When needed, a value equal to (−B) (2), where N is equal to a bit width of the multiplicand (A), is formed in parallel with the recoding and partial product generation. The sign extension adjustment term is coupled to a plurality of carry save adders that compress a plurality of partial products to a sum term and a carry term. A final add stage combines the sum term and carry term to provide a product with correct sign extension.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_06973471 |
source | USPTO Issued Patents |
title | Method and apparatus for implementing signed multiplication of operands having differing bit widths without sign extension of the multiplicand |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-15T05%3A04%3A26IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Nguyen,%20Trinh%20Huy&rft.aucorp=Freescale%20Semiconductor,%20Inc&rft.date=2005-12-06&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E06973471%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |