Application-specific testing methods for programmable logic devices

Disclosed are methods for utilizing programmable logic devices that contain at least one localized defect. Such devices are tested to determine their suitability for implementing selected designs that may not require the resources impacted by the defect. If the FPGA is found to be unsuitable for one...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Wells, Robert W, Ling, Zhi-Min, Patrie, Robert D, Tong, Vincent L, Cho, Jae, Toutounchi, Shahin
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Wells, Robert W
Ling, Zhi-Min
Patrie, Robert D
Tong, Vincent L
Cho, Jae
Toutounchi, Shahin
description Disclosed are methods for utilizing programmable logic devices that contain at least one localized defect. Such devices are tested to determine their suitability for implementing selected designs that may not require the resources impacted by the defect. If the FPGA is found to be unsuitable for one design, additional designs may be tested. The test methods in some embodiments employ test circuits derived from a user's design to verify PLD resources required for the design. The test circuits allow PLD vendors to verify the suitability of a PLD for a given user's design without requiring the PLD vendor to understand the user's design.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_06891395</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>06891395</sourcerecordid><originalsourceid>FETCH-uspatents_grants_068913953</originalsourceid><addsrcrecordid>eNrjZHB2LCjIyUxOLMnMz9MtLkhNzkzLTFYoSS0uycxLV8hNLcnITylWSMsvUigoyk8vSszNTUzKSVXIyU8HKktJLctMTi3mYWBNS8wpTuWF0twMCm6uIc4euqXFBYklqXklxfFAnSDKwMzC0tDY0tSYCCUAirEz9A</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Application-specific testing methods for programmable logic devices</title><source>USPTO Issued Patents</source><creator>Wells, Robert W ; Ling, Zhi-Min ; Patrie, Robert D ; Tong, Vincent L ; Cho, Jae ; Toutounchi, Shahin</creator><creatorcontrib>Wells, Robert W ; Ling, Zhi-Min ; Patrie, Robert D ; Tong, Vincent L ; Cho, Jae ; Toutounchi, Shahin ; Xilinx, Inc</creatorcontrib><description>Disclosed are methods for utilizing programmable logic devices that contain at least one localized defect. Such devices are tested to determine their suitability for implementing selected designs that may not require the resources impacted by the defect. If the FPGA is found to be unsuitable for one design, additional designs may be tested. The test methods in some embodiments employ test circuits derived from a user's design to verify PLD resources required for the design. The test circuits allow PLD vendors to verify the suitability of a PLD for a given user's design without requiring the PLD vendor to understand the user's design.</description><language>eng</language><creationdate>2005</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6891395$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64015</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6891395$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Wells, Robert W</creatorcontrib><creatorcontrib>Ling, Zhi-Min</creatorcontrib><creatorcontrib>Patrie, Robert D</creatorcontrib><creatorcontrib>Tong, Vincent L</creatorcontrib><creatorcontrib>Cho, Jae</creatorcontrib><creatorcontrib>Toutounchi, Shahin</creatorcontrib><creatorcontrib>Xilinx, Inc</creatorcontrib><title>Application-specific testing methods for programmable logic devices</title><description>Disclosed are methods for utilizing programmable logic devices that contain at least one localized defect. Such devices are tested to determine their suitability for implementing selected designs that may not require the resources impacted by the defect. If the FPGA is found to be unsuitable for one design, additional designs may be tested. The test methods in some embodiments employ test circuits derived from a user's design to verify PLD resources required for the design. The test circuits allow PLD vendors to verify the suitability of a PLD for a given user's design without requiring the PLD vendor to understand the user's design.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2005</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZHB2LCjIyUxOLMnMz9MtLkhNzkzLTFYoSS0uycxLV8hNLcnITylWSMsvUigoyk8vSszNTUzKSVXIyU8HKktJLctMTi3mYWBNS8wpTuWF0twMCm6uIc4euqXFBYklqXklxfFAnSDKwMzC0tDY0tSYCCUAirEz9A</recordid><startdate>20050510</startdate><enddate>20050510</enddate><creator>Wells, Robert W</creator><creator>Ling, Zhi-Min</creator><creator>Patrie, Robert D</creator><creator>Tong, Vincent L</creator><creator>Cho, Jae</creator><creator>Toutounchi, Shahin</creator><scope>EFH</scope></search><sort><creationdate>20050510</creationdate><title>Application-specific testing methods for programmable logic devices</title><author>Wells, Robert W ; Ling, Zhi-Min ; Patrie, Robert D ; Tong, Vincent L ; Cho, Jae ; Toutounchi, Shahin</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_068913953</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2005</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Wells, Robert W</creatorcontrib><creatorcontrib>Ling, Zhi-Min</creatorcontrib><creatorcontrib>Patrie, Robert D</creatorcontrib><creatorcontrib>Tong, Vincent L</creatorcontrib><creatorcontrib>Cho, Jae</creatorcontrib><creatorcontrib>Toutounchi, Shahin</creatorcontrib><creatorcontrib>Xilinx, Inc</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Wells, Robert W</au><au>Ling, Zhi-Min</au><au>Patrie, Robert D</au><au>Tong, Vincent L</au><au>Cho, Jae</au><au>Toutounchi, Shahin</au><aucorp>Xilinx, Inc</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Application-specific testing methods for programmable logic devices</title><date>2005-05-10</date><risdate>2005</risdate><abstract>Disclosed are methods for utilizing programmable logic devices that contain at least one localized defect. Such devices are tested to determine their suitability for implementing selected designs that may not require the resources impacted by the defect. If the FPGA is found to be unsuitable for one design, additional designs may be tested. The test methods in some embodiments employ test circuits derived from a user's design to verify PLD resources required for the design. The test circuits allow PLD vendors to verify the suitability of a PLD for a given user's design without requiring the PLD vendor to understand the user's design.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_06891395
source USPTO Issued Patents
title Application-specific testing methods for programmable logic devices
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-24T03%3A54%3A17IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Wells,%20Robert%20W&rft.aucorp=Xilinx,%20Inc&rft.date=2005-05-10&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E06891395%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true