Discontinuous nitride structure for non-volatile transistors

The present invention relates to multiple independent bit Flash memory devices, and more particularly with charge sharing in multiple independent bit Flash memory devices. A multiple independent bit Flash memory cell has a gate that includes a first oxide layer, a discontinuous nitride layer on the...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Pelella, Mario M, Tu, Amy C, Klein, Richard K
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Pelella, Mario M
Tu, Amy C
Klein, Richard K
description The present invention relates to multiple independent bit Flash memory devices, and more particularly with charge sharing in multiple independent bit Flash memory devices. A multiple independent bit Flash memory cell has a gate that includes a first oxide layer, a discontinuous nitride layer on the first oxide layer, a second oxide layer on the discontinuous nitride layer and the first oxide layer, and a polysilicon layer on the second oxide layer. The discontinuous nitride layer has regions residing at different portions of the layer. These portions are separated by the second oxide layer. Thus, with a smaller channel length, charge that otherwise would migrate from one region to the other and/or strongly influence its neighboring it is blocked/impeded by the second oxide layer. In this manner, the potential for charge sharing between the regions is reduced, and a higher density chip multiple independent bit Flash memory cells may be provided.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_06828607</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>06828607</sourcerecordid><originalsourceid>FETCH-uspatents_grants_068286073</originalsourceid><addsrcrecordid>eNqNyjsOgkAQANBtLAx4h7kACZEEKexA4gHszQYHM8lmhszH80vhAaxe847pOpEtwk4cEgZMrvRCMNdYPBRhFQUWbj5SslNBcM1sZC5qdTqsuRieflYJ5ttjvDdhW3Zkt-d73zttP5yHvr10f5QvRP4x_Q</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Discontinuous nitride structure for non-volatile transistors</title><source>USPTO Issued Patents</source><creator>Pelella, Mario M ; Tu, Amy C ; Klein, Richard K</creator><creatorcontrib>Pelella, Mario M ; Tu, Amy C ; Klein, Richard K ; Advanced Micro Devices, Inc</creatorcontrib><description>The present invention relates to multiple independent bit Flash memory devices, and more particularly with charge sharing in multiple independent bit Flash memory devices. A multiple independent bit Flash memory cell has a gate that includes a first oxide layer, a discontinuous nitride layer on the first oxide layer, a second oxide layer on the discontinuous nitride layer and the first oxide layer, and a polysilicon layer on the second oxide layer. The discontinuous nitride layer has regions residing at different portions of the layer. These portions are separated by the second oxide layer. Thus, with a smaller channel length, charge that otherwise would migrate from one region to the other and/or strongly influence its neighboring it is blocked/impeded by the second oxide layer. In this manner, the potential for charge sharing between the regions is reduced, and a higher density chip multiple independent bit Flash memory cells may be provided.</description><language>eng</language><creationdate>2004</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6828607$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64039</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6828607$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Pelella, Mario M</creatorcontrib><creatorcontrib>Tu, Amy C</creatorcontrib><creatorcontrib>Klein, Richard K</creatorcontrib><creatorcontrib>Advanced Micro Devices, Inc</creatorcontrib><title>Discontinuous nitride structure for non-volatile transistors</title><description>The present invention relates to multiple independent bit Flash memory devices, and more particularly with charge sharing in multiple independent bit Flash memory devices. A multiple independent bit Flash memory cell has a gate that includes a first oxide layer, a discontinuous nitride layer on the first oxide layer, a second oxide layer on the discontinuous nitride layer and the first oxide layer, and a polysilicon layer on the second oxide layer. The discontinuous nitride layer has regions residing at different portions of the layer. These portions are separated by the second oxide layer. Thus, with a smaller channel length, charge that otherwise would migrate from one region to the other and/or strongly influence its neighboring it is blocked/impeded by the second oxide layer. In this manner, the potential for charge sharing between the regions is reduced, and a higher density chip multiple independent bit Flash memory cells may be provided.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2004</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNyjsOgkAQANBtLAx4h7kACZEEKexA4gHszQYHM8lmhszH80vhAaxe847pOpEtwk4cEgZMrvRCMNdYPBRhFQUWbj5SslNBcM1sZC5qdTqsuRieflYJ5ttjvDdhW3Zkt-d73zttP5yHvr10f5QvRP4x_Q</recordid><startdate>20041207</startdate><enddate>20041207</enddate><creator>Pelella, Mario M</creator><creator>Tu, Amy C</creator><creator>Klein, Richard K</creator><scope>EFH</scope></search><sort><creationdate>20041207</creationdate><title>Discontinuous nitride structure for non-volatile transistors</title><author>Pelella, Mario M ; Tu, Amy C ; Klein, Richard K</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_068286073</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2004</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Pelella, Mario M</creatorcontrib><creatorcontrib>Tu, Amy C</creatorcontrib><creatorcontrib>Klein, Richard K</creatorcontrib><creatorcontrib>Advanced Micro Devices, Inc</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Pelella, Mario M</au><au>Tu, Amy C</au><au>Klein, Richard K</au><aucorp>Advanced Micro Devices, Inc</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Discontinuous nitride structure for non-volatile transistors</title><date>2004-12-07</date><risdate>2004</risdate><abstract>The present invention relates to multiple independent bit Flash memory devices, and more particularly with charge sharing in multiple independent bit Flash memory devices. A multiple independent bit Flash memory cell has a gate that includes a first oxide layer, a discontinuous nitride layer on the first oxide layer, a second oxide layer on the discontinuous nitride layer and the first oxide layer, and a polysilicon layer on the second oxide layer. The discontinuous nitride layer has regions residing at different portions of the layer. These portions are separated by the second oxide layer. Thus, with a smaller channel length, charge that otherwise would migrate from one region to the other and/or strongly influence its neighboring it is blocked/impeded by the second oxide layer. In this manner, the potential for charge sharing between the regions is reduced, and a higher density chip multiple independent bit Flash memory cells may be provided.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_06828607
source USPTO Issued Patents
title Discontinuous nitride structure for non-volatile transistors
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-05T16%3A08%3A08IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Pelella,%20Mario%20M&rft.aucorp=Advanced%20Micro%20Devices,%20Inc&rft.date=2004-12-07&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E06828607%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true