Method and apparatus for debugging a chip
The present invention relates to the design of semiconductor integrated circuits or "chips". In particular, the present invention relates to a method and apparatus for efficiently debugging chips during chip design. In a first aspect, an apparatus is provided that is adapted to multiplex d...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Verdoorn, David Joel Woodward, Sandra S |
description | The present invention relates to the design of semiconductor integrated circuits or "chips". In particular, the present invention relates to a method and apparatus for efficiently debugging chips during chip design.
In a first aspect, an apparatus is provided that is adapted to multiplex debug signals of an integrated circuit. The apparatus includes at least a first multiplexing circuit and a second multiplexing circuit. The first multiplexing circuit is adapted to receive first debug signals from the integrated circuit and to selectively multiplex at least a first portion of the first debug signals onto a first bus. The second multiplexing circuit is adapted to receive second debug signals from the integrated circuit and to selectively multiplex at least a first portion of the second debug signals onto a second bus. The apparatus further includes a logic circuit adapted to combine any debug signals of the first and second buses onto a third bus. An output stage of the apparatus is adapted to selectively output debug signals of the third bus. Numerous other aspects are provided, as are systems and methods. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_06791352</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>06791352</sourcerecordid><originalsourceid>FETCH-uspatents_grants_067913523</originalsourceid><addsrcrecordid>eNrjZND0TS3JyE9RSMwD4oKCxKLEktJihbT8IoWU1KTS9PTMvHSFRIXkjMwCHgbWtMSc4lReKM3NoODmGuLsoVtaXJBYkppXUhyfXpQIogzMzC0NjU2NjIlQAgCsTSkd</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method and apparatus for debugging a chip</title><source>USPTO Issued Patents</source><creator>Verdoorn, David Joel ; Woodward, Sandra S</creator><creatorcontrib>Verdoorn, David Joel ; Woodward, Sandra S ; International Business Machines Corporation</creatorcontrib><description>The present invention relates to the design of semiconductor integrated circuits or "chips". In particular, the present invention relates to a method and apparatus for efficiently debugging chips during chip design.
In a first aspect, an apparatus is provided that is adapted to multiplex debug signals of an integrated circuit. The apparatus includes at least a first multiplexing circuit and a second multiplexing circuit. The first multiplexing circuit is adapted to receive first debug signals from the integrated circuit and to selectively multiplex at least a first portion of the first debug signals onto a first bus. The second multiplexing circuit is adapted to receive second debug signals from the integrated circuit and to selectively multiplex at least a first portion of the second debug signals onto a second bus. The apparatus further includes a logic circuit adapted to combine any debug signals of the first and second buses onto a third bus. An output stage of the apparatus is adapted to selectively output debug signals of the third bus. Numerous other aspects are provided, as are systems and methods.</description><language>eng</language><creationdate>2004</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6791352$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,309,781,803,886,64044</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6791352$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Verdoorn, David Joel</creatorcontrib><creatorcontrib>Woodward, Sandra S</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><title>Method and apparatus for debugging a chip</title><description>The present invention relates to the design of semiconductor integrated circuits or "chips". In particular, the present invention relates to a method and apparatus for efficiently debugging chips during chip design.
In a first aspect, an apparatus is provided that is adapted to multiplex debug signals of an integrated circuit. The apparatus includes at least a first multiplexing circuit and a second multiplexing circuit. The first multiplexing circuit is adapted to receive first debug signals from the integrated circuit and to selectively multiplex at least a first portion of the first debug signals onto a first bus. The second multiplexing circuit is adapted to receive second debug signals from the integrated circuit and to selectively multiplex at least a first portion of the second debug signals onto a second bus. The apparatus further includes a logic circuit adapted to combine any debug signals of the first and second buses onto a third bus. An output stage of the apparatus is adapted to selectively output debug signals of the third bus. Numerous other aspects are provided, as are systems and methods.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2004</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZND0TS3JyE9RSMwD4oKCxKLEktJihbT8IoWU1KTS9PTMvHSFRIXkjMwCHgbWtMSc4lReKM3NoODmGuLsoVtaXJBYkppXUhyfXpQIogzMzC0NjU2NjIlQAgCsTSkd</recordid><startdate>20040914</startdate><enddate>20040914</enddate><creator>Verdoorn, David Joel</creator><creator>Woodward, Sandra S</creator><scope>EFH</scope></search><sort><creationdate>20040914</creationdate><title>Method and apparatus for debugging a chip</title><author>Verdoorn, David Joel ; Woodward, Sandra S</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_067913523</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2004</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Verdoorn, David Joel</creatorcontrib><creatorcontrib>Woodward, Sandra S</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Verdoorn, David Joel</au><au>Woodward, Sandra S</au><aucorp>International Business Machines Corporation</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method and apparatus for debugging a chip</title><date>2004-09-14</date><risdate>2004</risdate><abstract>The present invention relates to the design of semiconductor integrated circuits or "chips". In particular, the present invention relates to a method and apparatus for efficiently debugging chips during chip design.
In a first aspect, an apparatus is provided that is adapted to multiplex debug signals of an integrated circuit. The apparatus includes at least a first multiplexing circuit and a second multiplexing circuit. The first multiplexing circuit is adapted to receive first debug signals from the integrated circuit and to selectively multiplex at least a first portion of the first debug signals onto a first bus. The second multiplexing circuit is adapted to receive second debug signals from the integrated circuit and to selectively multiplex at least a first portion of the second debug signals onto a second bus. The apparatus further includes a logic circuit adapted to combine any debug signals of the first and second buses onto a third bus. An output stage of the apparatus is adapted to selectively output debug signals of the third bus. Numerous other aspects are provided, as are systems and methods.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_06791352 |
source | USPTO Issued Patents |
title | Method and apparatus for debugging a chip |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-13T07%3A54%3A51IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Verdoorn,%20David%20Joel&rft.aucorp=International%20Business%20Machines%20Corporation&rft.date=2004-09-14&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E06791352%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |