FPGA lookup table with high speed read decorder

The present invention relates to programmable logic devices, and more particularly to lookup tables utilized in programmable logic devices. A fast, space-efficient lookup table (LUT) for programmable logic devices (PLDs) in which the write decoder, read decoder and memory block of the LUT are modifi...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Carberry, Richard A, Young, Steven P, Bauer, Trevor J
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Carberry, Richard A
Young, Steven P
Bauer, Trevor J
description The present invention relates to programmable logic devices, and more particularly to lookup tables utilized in programmable logic devices. A fast, space-efficient lookup table (LUT) for programmable logic devices (PLDs) in which the write decoder, read decoder and memory block of the LUT are modified to improve performance while providing a highly efficient layout. Both the write decoder and the read decoder are controlled by LUT input signals, and data signals are transmitted directly to each memory circuit of the memory block (i.e., without passing through the write decoder). The read decoder includes a multiplexing circuit made up of a series of multiplexers that are directly controlled by the input signals received from the interconnect resources of the PLD. In one embodiment, a configurable logic block is provided with a single write decoder that is shared by a first LUT and a second LUT.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_06621296</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>06621296</sourcerecordid><originalsourceid>FETCH-uspatents_grants_066212963</originalsourceid><addsrcrecordid>eNrjZNB3C3B3VMjJz88uLVAoSUzKSVUozyzJUMjITM9QKC5ITU1RKEpNTFFISU3OL0pJLeJhYE1LzClO5YXS3AwKbq4hzh66pcUFiSWpeSXF8elFiSDKwMzMyNDI0syYCCUAmm0q9Q</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>FPGA lookup table with high speed read decorder</title><source>USPTO Issued Patents</source><creator>Carberry, Richard A ; Young, Steven P ; Bauer, Trevor J</creator><creatorcontrib>Carberry, Richard A ; Young, Steven P ; Bauer, Trevor J ; Xilinx, Inc</creatorcontrib><description>The present invention relates to programmable logic devices, and more particularly to lookup tables utilized in programmable logic devices. A fast, space-efficient lookup table (LUT) for programmable logic devices (PLDs) in which the write decoder, read decoder and memory block of the LUT are modified to improve performance while providing a highly efficient layout. Both the write decoder and the read decoder are controlled by LUT input signals, and data signals are transmitted directly to each memory circuit of the memory block (i.e., without passing through the write decoder). The read decoder includes a multiplexing circuit made up of a series of multiplexers that are directly controlled by the input signals received from the interconnect resources of the PLD. In one embodiment, a configurable logic block is provided with a single write decoder that is shared by a first LUT and a second LUT.</description><language>eng</language><creationdate>2003</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6621296$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64015</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6621296$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Carberry, Richard A</creatorcontrib><creatorcontrib>Young, Steven P</creatorcontrib><creatorcontrib>Bauer, Trevor J</creatorcontrib><creatorcontrib>Xilinx, Inc</creatorcontrib><title>FPGA lookup table with high speed read decorder</title><description>The present invention relates to programmable logic devices, and more particularly to lookup tables utilized in programmable logic devices. A fast, space-efficient lookup table (LUT) for programmable logic devices (PLDs) in which the write decoder, read decoder and memory block of the LUT are modified to improve performance while providing a highly efficient layout. Both the write decoder and the read decoder are controlled by LUT input signals, and data signals are transmitted directly to each memory circuit of the memory block (i.e., without passing through the write decoder). The read decoder includes a multiplexing circuit made up of a series of multiplexers that are directly controlled by the input signals received from the interconnect resources of the PLD. In one embodiment, a configurable logic block is provided with a single write decoder that is shared by a first LUT and a second LUT.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2003</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZNB3C3B3VMjJz88uLVAoSUzKSVUozyzJUMjITM9QKC5ITU1RKEpNTFFISU3OL0pJLeJhYE1LzClO5YXS3AwKbq4hzh66pcUFiSWpeSXF8elFiSDKwMzMyNDI0syYCCUAmm0q9Q</recordid><startdate>20030916</startdate><enddate>20030916</enddate><creator>Carberry, Richard A</creator><creator>Young, Steven P</creator><creator>Bauer, Trevor J</creator><scope>EFH</scope></search><sort><creationdate>20030916</creationdate><title>FPGA lookup table with high speed read decorder</title><author>Carberry, Richard A ; Young, Steven P ; Bauer, Trevor J</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_066212963</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2003</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Carberry, Richard A</creatorcontrib><creatorcontrib>Young, Steven P</creatorcontrib><creatorcontrib>Bauer, Trevor J</creatorcontrib><creatorcontrib>Xilinx, Inc</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Carberry, Richard A</au><au>Young, Steven P</au><au>Bauer, Trevor J</au><aucorp>Xilinx, Inc</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>FPGA lookup table with high speed read decorder</title><date>2003-09-16</date><risdate>2003</risdate><abstract>The present invention relates to programmable logic devices, and more particularly to lookup tables utilized in programmable logic devices. A fast, space-efficient lookup table (LUT) for programmable logic devices (PLDs) in which the write decoder, read decoder and memory block of the LUT are modified to improve performance while providing a highly efficient layout. Both the write decoder and the read decoder are controlled by LUT input signals, and data signals are transmitted directly to each memory circuit of the memory block (i.e., without passing through the write decoder). The read decoder includes a multiplexing circuit made up of a series of multiplexers that are directly controlled by the input signals received from the interconnect resources of the PLD. In one embodiment, a configurable logic block is provided with a single write decoder that is shared by a first LUT and a second LUT.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_06621296
source USPTO Issued Patents
title FPGA lookup table with high speed read decorder
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-25T08%3A49%3A43IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Carberry,%20Richard%20A&rft.aucorp=Xilinx,%20Inc&rft.date=2003-09-16&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E06621296%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true