Post-manufacture signal delay adjustment to solve noise-induced delay variations

1. Technical Field Adjacent signal lines within the critical path of logic within an integrated circuit are checked for capacitive coupling induced signal delay variations resulting from concurrent signal transitions. When found, signal transition overlap is eliminated by delaying the clock edge (ri...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Durham, Christopher McCall, Mehrotra, Sharad, Spencer, Alexander Koos, Williamson, Barry Duane
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Durham, Christopher McCall
Mehrotra, Sharad
Spencer, Alexander Koos
Williamson, Barry Duane
description 1. Technical Field Adjacent signal lines within the critical path of logic within an integrated circuit are checked for capacitive coupling induced signal delay variations resulting from concurrent signal transitions. When found, signal transition overlap is eliminated by delaying the clock edge (rising or falling) triggering the signal driving logic, without necessarily delaying the other clock edge. A delay circuit is incorporated into clock stages for the signal driving logic, and may be selectively actuated to delay the clock edge to particular signal driving logic circuits. Selection of signal lines in which signal transitions are to be delayed may be performed after manufacture of the integrated circuit, and iterative determinations may be required since signal adjustment may create new critical paths within the integrated circuit logic. Once the final signal adjustment configuration is determined, that configuration may be stored as a vector within a memory in the integrated circuit and read during power-up into a scan chain controlling the individual delay circuits.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_06532574</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>06532574</sourcerecordid><originalsourceid>FETCH-uspatents_grants_065325743</originalsourceid><addsrcrecordid>eNqNzEEKwkAMQNHZuBD1DrnAgFirByiWLrtwL6GTlpFpRiZJwdur0AO4-pvH37q-z6J-RrYRB7VCIHFiTBAo4RswPE10JlbQDJLTQsA5CvnIwQYKq1uwRNSYWfZuM2ISOqzdOWhv96bzJi_U70geU8Ffjpe6OtXXc_UH-QCn5jjh</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Post-manufacture signal delay adjustment to solve noise-induced delay variations</title><source>USPTO Issued Patents</source><creator>Durham, Christopher McCall ; Mehrotra, Sharad ; Spencer, Alexander Koos ; Williamson, Barry Duane</creator><creatorcontrib>Durham, Christopher McCall ; Mehrotra, Sharad ; Spencer, Alexander Koos ; Williamson, Barry Duane ; International Business Machines Corporation</creatorcontrib><description>1. Technical Field Adjacent signal lines within the critical path of logic within an integrated circuit are checked for capacitive coupling induced signal delay variations resulting from concurrent signal transitions. When found, signal transition overlap is eliminated by delaying the clock edge (rising or falling) triggering the signal driving logic, without necessarily delaying the other clock edge. A delay circuit is incorporated into clock stages for the signal driving logic, and may be selectively actuated to delay the clock edge to particular signal driving logic circuits. Selection of signal lines in which signal transitions are to be delayed may be performed after manufacture of the integrated circuit, and iterative determinations may be required since signal adjustment may create new critical paths within the integrated circuit logic. Once the final signal adjustment configuration is determined, that configuration may be stored as a vector within a memory in the integrated circuit and read during power-up into a scan chain controlling the individual delay circuits.</description><language>eng</language><creationdate>2003</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6532574$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64015</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6532574$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Durham, Christopher McCall</creatorcontrib><creatorcontrib>Mehrotra, Sharad</creatorcontrib><creatorcontrib>Spencer, Alexander Koos</creatorcontrib><creatorcontrib>Williamson, Barry Duane</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><title>Post-manufacture signal delay adjustment to solve noise-induced delay variations</title><description>1. Technical Field Adjacent signal lines within the critical path of logic within an integrated circuit are checked for capacitive coupling induced signal delay variations resulting from concurrent signal transitions. When found, signal transition overlap is eliminated by delaying the clock edge (rising or falling) triggering the signal driving logic, without necessarily delaying the other clock edge. A delay circuit is incorporated into clock stages for the signal driving logic, and may be selectively actuated to delay the clock edge to particular signal driving logic circuits. Selection of signal lines in which signal transitions are to be delayed may be performed after manufacture of the integrated circuit, and iterative determinations may be required since signal adjustment may create new critical paths within the integrated circuit logic. Once the final signal adjustment configuration is determined, that configuration may be stored as a vector within a memory in the integrated circuit and read during power-up into a scan chain controlling the individual delay circuits.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2003</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNzEEKwkAMQNHZuBD1DrnAgFirByiWLrtwL6GTlpFpRiZJwdur0AO4-pvH37q-z6J-RrYRB7VCIHFiTBAo4RswPE10JlbQDJLTQsA5CvnIwQYKq1uwRNSYWfZuM2ISOqzdOWhv96bzJi_U70geU8Ffjpe6OtXXc_UH-QCn5jjh</recordid><startdate>20030311</startdate><enddate>20030311</enddate><creator>Durham, Christopher McCall</creator><creator>Mehrotra, Sharad</creator><creator>Spencer, Alexander Koos</creator><creator>Williamson, Barry Duane</creator><scope>EFH</scope></search><sort><creationdate>20030311</creationdate><title>Post-manufacture signal delay adjustment to solve noise-induced delay variations</title><author>Durham, Christopher McCall ; Mehrotra, Sharad ; Spencer, Alexander Koos ; Williamson, Barry Duane</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_065325743</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2003</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Durham, Christopher McCall</creatorcontrib><creatorcontrib>Mehrotra, Sharad</creatorcontrib><creatorcontrib>Spencer, Alexander Koos</creatorcontrib><creatorcontrib>Williamson, Barry Duane</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Durham, Christopher McCall</au><au>Mehrotra, Sharad</au><au>Spencer, Alexander Koos</au><au>Williamson, Barry Duane</au><aucorp>International Business Machines Corporation</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Post-manufacture signal delay adjustment to solve noise-induced delay variations</title><date>2003-03-11</date><risdate>2003</risdate><abstract>1. Technical Field Adjacent signal lines within the critical path of logic within an integrated circuit are checked for capacitive coupling induced signal delay variations resulting from concurrent signal transitions. When found, signal transition overlap is eliminated by delaying the clock edge (rising or falling) triggering the signal driving logic, without necessarily delaying the other clock edge. A delay circuit is incorporated into clock stages for the signal driving logic, and may be selectively actuated to delay the clock edge to particular signal driving logic circuits. Selection of signal lines in which signal transitions are to be delayed may be performed after manufacture of the integrated circuit, and iterative determinations may be required since signal adjustment may create new critical paths within the integrated circuit logic. Once the final signal adjustment configuration is determined, that configuration may be stored as a vector within a memory in the integrated circuit and read during power-up into a scan chain controlling the individual delay circuits.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_06532574
source USPTO Issued Patents
title Post-manufacture signal delay adjustment to solve noise-induced delay variations
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-25T08%3A44%3A00IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Durham,%20Christopher%20McCall&rft.aucorp=International%20Business%20Machines%20Corporation&rft.date=2003-03-11&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E06532574%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true