Semiconductor memory device having an echo signal generating circuit

This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2000-273596, filed on Sept. 8, 2000; the entire contents of which are incorporated herein by reference. A semiconductor memory device includes a memory cell array, an address register for...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Tsuruto, Takahiro, Harima, Takayuki
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Tsuruto, Takahiro
Harima, Takayuki
description This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2000-273596, filed on Sept. 8, 2000; the entire contents of which are incorporated herein by reference. A semiconductor memory device includes a memory cell array, an address register for taking in an address synchronizing with a clock, a decode circuit for selecting a memory cell of the memory cell array by decoding the address retained in the address register, a reading/writing circuit for reading data from the memory cell array and writing the data to the memory cell array, a data register for temporarily retaining the data read from and written to the memory cell array, synchronizing with the clock, and an echo signal generation circuit, synchronizing with the clock, for outputting an echo signal composed of a predetermined expected value pattern for notifying the outside of a data output with a delay time equal to a transmission delay time of the output data read from the memory cell array.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_06515938</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>06515938</sourcerecordid><originalsourceid>FETCH-uspatents_grants_065159383</originalsourceid><addsrcrecordid>eNrjZHAJTs3NTM7PSylNLskvUshNzc0vqlRISS3LTE5VyEgsy8xLV0jMU0hNzshXKM5Mz0vMUUhPzUstSiwBySRnFiWXZpbwMLCmJeYUp_JCaW4GBTfXEGcP3dLigsSS1LyS4vj0okQQZWBmamhqaWxhTIQSAKRRNAs</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Semiconductor memory device having an echo signal generating circuit</title><source>USPTO Issued Patents</source><creator>Tsuruto, Takahiro ; Harima, Takayuki</creator><creatorcontrib>Tsuruto, Takahiro ; Harima, Takayuki ; Kabushiki Kaisha Toshiba</creatorcontrib><description>This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2000-273596, filed on Sept. 8, 2000; the entire contents of which are incorporated herein by reference. A semiconductor memory device includes a memory cell array, an address register for taking in an address synchronizing with a clock, a decode circuit for selecting a memory cell of the memory cell array by decoding the address retained in the address register, a reading/writing circuit for reading data from the memory cell array and writing the data to the memory cell array, a data register for temporarily retaining the data read from and written to the memory cell array, synchronizing with the clock, and an echo signal generation circuit, synchronizing with the clock, for outputting an echo signal composed of a predetermined expected value pattern for notifying the outside of a data output with a delay time equal to a transmission delay time of the output data read from the memory cell array.</description><language>eng</language><creationdate>2003</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6515938$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,776,798,881,64012</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6515938$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Tsuruto, Takahiro</creatorcontrib><creatorcontrib>Harima, Takayuki</creatorcontrib><creatorcontrib>Kabushiki Kaisha Toshiba</creatorcontrib><title>Semiconductor memory device having an echo signal generating circuit</title><description>This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2000-273596, filed on Sept. 8, 2000; the entire contents of which are incorporated herein by reference. A semiconductor memory device includes a memory cell array, an address register for taking in an address synchronizing with a clock, a decode circuit for selecting a memory cell of the memory cell array by decoding the address retained in the address register, a reading/writing circuit for reading data from the memory cell array and writing the data to the memory cell array, a data register for temporarily retaining the data read from and written to the memory cell array, synchronizing with the clock, and an echo signal generation circuit, synchronizing with the clock, for outputting an echo signal composed of a predetermined expected value pattern for notifying the outside of a data output with a delay time equal to a transmission delay time of the output data read from the memory cell array.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2003</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZHAJTs3NTM7PSylNLskvUshNzc0vqlRISS3LTE5VyEgsy8xLV0jMU0hNzshXKM5Mz0vMUUhPzUstSiwBySRnFiWXZpbwMLCmJeYUp_JCaW4GBTfXEGcP3dLigsSS1LyS4vj0okQQZWBmamhqaWxhTIQSAKRRNAs</recordid><startdate>20030204</startdate><enddate>20030204</enddate><creator>Tsuruto, Takahiro</creator><creator>Harima, Takayuki</creator><scope>EFH</scope></search><sort><creationdate>20030204</creationdate><title>Semiconductor memory device having an echo signal generating circuit</title><author>Tsuruto, Takahiro ; Harima, Takayuki</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_065159383</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2003</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Tsuruto, Takahiro</creatorcontrib><creatorcontrib>Harima, Takayuki</creatorcontrib><creatorcontrib>Kabushiki Kaisha Toshiba</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Tsuruto, Takahiro</au><au>Harima, Takayuki</au><aucorp>Kabushiki Kaisha Toshiba</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Semiconductor memory device having an echo signal generating circuit</title><date>2003-02-04</date><risdate>2003</risdate><abstract>This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2000-273596, filed on Sept. 8, 2000; the entire contents of which are incorporated herein by reference. A semiconductor memory device includes a memory cell array, an address register for taking in an address synchronizing with a clock, a decode circuit for selecting a memory cell of the memory cell array by decoding the address retained in the address register, a reading/writing circuit for reading data from the memory cell array and writing the data to the memory cell array, a data register for temporarily retaining the data read from and written to the memory cell array, synchronizing with the clock, and an echo signal generation circuit, synchronizing with the clock, for outputting an echo signal composed of a predetermined expected value pattern for notifying the outside of a data output with a delay time equal to a transmission delay time of the output data read from the memory cell array.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_06515938
source USPTO Issued Patents
title Semiconductor memory device having an echo signal generating circuit
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-28T20%3A23%3A14IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Tsuruto,%20Takahiro&rft.aucorp=Kabushiki%20Kaisha%20Toshiba&rft.date=2003-02-04&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E06515938%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true