Fabrication of notched gates by passivating partially etched gate sidewalls and then using an isotropic etch
The present invention relates to semiconductor devices such as complementary metal oxide semiconductor (CMOS) devices and metal oxide semiconductor field effect transistor (MOSFET) devices, and more particularly to a method for fabricating gates having notched features at the bottom of the gate by u...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Tsou, Len Y Yan, Hongwen Yang, Qingyun Yu, Chienfan |
description | The present invention relates to semiconductor devices such as complementary metal oxide semiconductor (CMOS) devices and metal oxide semiconductor field effect transistor (MOSFET) devices, and more particularly to a method for fabricating gates having notched features at the bottom of the gate by utilizing processing steps that significantly reduce the product cycle time.
A method of forming a notched gate structure having substantially vertical sidewalls and a sub-0.05 m electrical critical dimension is provided. The method includes forming a conductive layer on an insulating layer; forming a mask on the conductive layer so as to at least protect a portion of the conductive layer; anisotropically etching the conductive layer not protected by the mask so as to thin the conductive layer to a predetermined thickness and to form a conductive feature underlying the mask, the conductive feature having substantially vertical sidewalls; forming a passivating layer at least on the substantially vertical sidewalls; and isotropically etching remaining conductive layer not protected by the mask to remove the predetermined thickness thereby exposing a lower portion of said conductive feature not containing the passivating layer, while simultaneously removing notched regions in the lower portion of the conductive feature. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_06509219</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>06509219</sourcerecordid><originalsourceid>FETCH-uspatents_grants_065092193</originalsourceid><addsrcrecordid>eNqNjMEKwjAQRHvxIOo_7A8IVVHouVj8AO-yTdJ0IWxCdqv0701F8Opphpk3s65Ch30mg0qRIQ7AUc3oLHhUJ9DPkFCEnqVnX3xWwhBmcD8KhKx7lVQA2YKOjmGSBUcGkqg5JjKfxbZaDRjE7b66qaC73tvbfpJUnljl4TMuUl_OdXM8NKc_kDfgf0LU</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Fabrication of notched gates by passivating partially etched gate sidewalls and then using an isotropic etch</title><source>USPTO Issued Patents</source><creator>Tsou, Len Y ; Yan, Hongwen ; Yang, Qingyun ; Yu, Chienfan</creator><creatorcontrib>Tsou, Len Y ; Yan, Hongwen ; Yang, Qingyun ; Yu, Chienfan ; International Business Machines Corporation</creatorcontrib><description>The present invention relates to semiconductor devices such as complementary metal oxide semiconductor (CMOS) devices and metal oxide semiconductor field effect transistor (MOSFET) devices, and more particularly to a method for fabricating gates having notched features at the bottom of the gate by utilizing processing steps that significantly reduce the product cycle time.
A method of forming a notched gate structure having substantially vertical sidewalls and a sub-0.05 m electrical critical dimension is provided. The method includes forming a conductive layer on an insulating layer; forming a mask on the conductive layer so as to at least protect a portion of the conductive layer; anisotropically etching the conductive layer not protected by the mask so as to thin the conductive layer to a predetermined thickness and to form a conductive feature underlying the mask, the conductive feature having substantially vertical sidewalls; forming a passivating layer at least on the substantially vertical sidewalls; and isotropically etching remaining conductive layer not protected by the mask to remove the predetermined thickness thereby exposing a lower portion of said conductive feature not containing the passivating layer, while simultaneously removing notched regions in the lower portion of the conductive feature.</description><language>eng</language><creationdate>2003</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6509219$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,777,799,882,64018</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6509219$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Tsou, Len Y</creatorcontrib><creatorcontrib>Yan, Hongwen</creatorcontrib><creatorcontrib>Yang, Qingyun</creatorcontrib><creatorcontrib>Yu, Chienfan</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><title>Fabrication of notched gates by passivating partially etched gate sidewalls and then using an isotropic etch</title><description>The present invention relates to semiconductor devices such as complementary metal oxide semiconductor (CMOS) devices and metal oxide semiconductor field effect transistor (MOSFET) devices, and more particularly to a method for fabricating gates having notched features at the bottom of the gate by utilizing processing steps that significantly reduce the product cycle time.
A method of forming a notched gate structure having substantially vertical sidewalls and a sub-0.05 m electrical critical dimension is provided. The method includes forming a conductive layer on an insulating layer; forming a mask on the conductive layer so as to at least protect a portion of the conductive layer; anisotropically etching the conductive layer not protected by the mask so as to thin the conductive layer to a predetermined thickness and to form a conductive feature underlying the mask, the conductive feature having substantially vertical sidewalls; forming a passivating layer at least on the substantially vertical sidewalls; and isotropically etching remaining conductive layer not protected by the mask to remove the predetermined thickness thereby exposing a lower portion of said conductive feature not containing the passivating layer, while simultaneously removing notched regions in the lower portion of the conductive feature.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2003</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNjMEKwjAQRHvxIOo_7A8IVVHouVj8AO-yTdJ0IWxCdqv0701F8Opphpk3s65Ch30mg0qRIQ7AUc3oLHhUJ9DPkFCEnqVnX3xWwhBmcD8KhKx7lVQA2YKOjmGSBUcGkqg5JjKfxbZaDRjE7b66qaC73tvbfpJUnljl4TMuUl_OdXM8NKc_kDfgf0LU</recordid><startdate>20030121</startdate><enddate>20030121</enddate><creator>Tsou, Len Y</creator><creator>Yan, Hongwen</creator><creator>Yang, Qingyun</creator><creator>Yu, Chienfan</creator><scope>EFH</scope></search><sort><creationdate>20030121</creationdate><title>Fabrication of notched gates by passivating partially etched gate sidewalls and then using an isotropic etch</title><author>Tsou, Len Y ; Yan, Hongwen ; Yang, Qingyun ; Yu, Chienfan</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_065092193</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2003</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Tsou, Len Y</creatorcontrib><creatorcontrib>Yan, Hongwen</creatorcontrib><creatorcontrib>Yang, Qingyun</creatorcontrib><creatorcontrib>Yu, Chienfan</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Tsou, Len Y</au><au>Yan, Hongwen</au><au>Yang, Qingyun</au><au>Yu, Chienfan</au><aucorp>International Business Machines Corporation</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Fabrication of notched gates by passivating partially etched gate sidewalls and then using an isotropic etch</title><date>2003-01-21</date><risdate>2003</risdate><abstract>The present invention relates to semiconductor devices such as complementary metal oxide semiconductor (CMOS) devices and metal oxide semiconductor field effect transistor (MOSFET) devices, and more particularly to a method for fabricating gates having notched features at the bottom of the gate by utilizing processing steps that significantly reduce the product cycle time.
A method of forming a notched gate structure having substantially vertical sidewalls and a sub-0.05 m electrical critical dimension is provided. The method includes forming a conductive layer on an insulating layer; forming a mask on the conductive layer so as to at least protect a portion of the conductive layer; anisotropically etching the conductive layer not protected by the mask so as to thin the conductive layer to a predetermined thickness and to form a conductive feature underlying the mask, the conductive feature having substantially vertical sidewalls; forming a passivating layer at least on the substantially vertical sidewalls; and isotropically etching remaining conductive layer not protected by the mask to remove the predetermined thickness thereby exposing a lower portion of said conductive feature not containing the passivating layer, while simultaneously removing notched regions in the lower portion of the conductive feature.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_06509219 |
source | USPTO Issued Patents |
title | Fabrication of notched gates by passivating partially etched gate sidewalls and then using an isotropic etch |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-18T10%3A40%3A12IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Tsou,%20Len%20Y&rft.aucorp=International%20Business%20Machines%20Corporation&rft.date=2003-01-21&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E06509219%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |