Memory system for use on a circuit board in which the number of loads is minimized

The present invention relates generally to memory devices and more particularly to a memory system for use on a circuit board where the number of loads is minimized. A memory system is disclosed. The memory system comprises a circuit board and at least two memory devices mounted on the circuit board...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Fiedler, Larry, Thomas, Simon, Wagner, Barry
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Fiedler, Larry
Thomas, Simon
Wagner, Barry
description The present invention relates generally to memory devices and more particularly to a memory system for use on a circuit board where the number of loads is minimized. A memory system is disclosed. The memory system comprises a circuit board and at least two memory devices mounted on the circuit board. Each of the at least two memory devices includes a plurality of pins for receiving and providing signals. At least a first portion of the pins of one of the at least two memory devices are coupled to at least a second portion of the pins of the other at least two memory devices such that a pair of the first portion coupled to a pin of the second portion forms a coupled load. The coupled load then appears as one load. Accordingly, in a system in accordance with the present invention, at least two memory devices are provided on a circuit board. Each of the at least two memory devices includes a plurality of pins. At least a portion of the pins of one of the two memory devices is in close proximity to and coupled to the at least a portion of the pins of the other of the at least two memory devices such that a pin and one memory device is coupled to a pin on the other memory device to form a coupled load. The coupled load then appears as one load. This is accomplished in a preferred embodiment by allowing the pins which are on opposite sides (front and back) of a printed circuit board to be represented as one load and then remapping one of the oppositely disposed pins to have the same functionality as the other oppositely disposed pin.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_06496404</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>06496404</sourcerecordid><originalsourceid>FETCH-uspatents_grants_064964043</originalsourceid><addsrcrecordid>eNqNyjEKAjEQBdA0FqLe4V9AWHBZsBbFxkbsJZtMzMAmkZkEWU8vggewes1bmuuFUpEZOmulhFAETQklw8KxuMYVY7HiwRmvyC6iRkJuaSRBCZiK9QpWJM6c-E1-bRbBTkqbnyuD0_F2OG-bPm2lXPX-EPulG_r90Hf97o_yAXExODI</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Memory system for use on a circuit board in which the number of loads is minimized</title><source>USPTO Issued Patents</source><creator>Fiedler, Larry ; Thomas, Simon ; Wagner, Barry</creator><creatorcontrib>Fiedler, Larry ; Thomas, Simon ; Wagner, Barry ; NVIDIA Corporation</creatorcontrib><description>The present invention relates generally to memory devices and more particularly to a memory system for use on a circuit board where the number of loads is minimized. A memory system is disclosed. The memory system comprises a circuit board and at least two memory devices mounted on the circuit board. Each of the at least two memory devices includes a plurality of pins for receiving and providing signals. At least a first portion of the pins of one of the at least two memory devices are coupled to at least a second portion of the pins of the other at least two memory devices such that a pair of the first portion coupled to a pin of the second portion forms a coupled load. The coupled load then appears as one load. Accordingly, in a system in accordance with the present invention, at least two memory devices are provided on a circuit board. Each of the at least two memory devices includes a plurality of pins. At least a portion of the pins of one of the two memory devices is in close proximity to and coupled to the at least a portion of the pins of the other of the at least two memory devices such that a pin and one memory device is coupled to a pin on the other memory device to form a coupled load. The coupled load then appears as one load. This is accomplished in a preferred embodiment by allowing the pins which are on opposite sides (front and back) of a printed circuit board to be represented as one load and then remapping one of the oppositely disposed pins to have the same functionality as the other oppositely disposed pin.</description><language>eng</language><creationdate>2002</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6496404$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64038</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6496404$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Fiedler, Larry</creatorcontrib><creatorcontrib>Thomas, Simon</creatorcontrib><creatorcontrib>Wagner, Barry</creatorcontrib><creatorcontrib>NVIDIA Corporation</creatorcontrib><title>Memory system for use on a circuit board in which the number of loads is minimized</title><description>The present invention relates generally to memory devices and more particularly to a memory system for use on a circuit board where the number of loads is minimized. A memory system is disclosed. The memory system comprises a circuit board and at least two memory devices mounted on the circuit board. Each of the at least two memory devices includes a plurality of pins for receiving and providing signals. At least a first portion of the pins of one of the at least two memory devices are coupled to at least a second portion of the pins of the other at least two memory devices such that a pair of the first portion coupled to a pin of the second portion forms a coupled load. The coupled load then appears as one load. Accordingly, in a system in accordance with the present invention, at least two memory devices are provided on a circuit board. Each of the at least two memory devices includes a plurality of pins. At least a portion of the pins of one of the two memory devices is in close proximity to and coupled to the at least a portion of the pins of the other of the at least two memory devices such that a pin and one memory device is coupled to a pin on the other memory device to form a coupled load. The coupled load then appears as one load. This is accomplished in a preferred embodiment by allowing the pins which are on opposite sides (front and back) of a printed circuit board to be represented as one load and then remapping one of the oppositely disposed pins to have the same functionality as the other oppositely disposed pin.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2002</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNyjEKAjEQBdA0FqLe4V9AWHBZsBbFxkbsJZtMzMAmkZkEWU8vggewes1bmuuFUpEZOmulhFAETQklw8KxuMYVY7HiwRmvyC6iRkJuaSRBCZiK9QpWJM6c-E1-bRbBTkqbnyuD0_F2OG-bPm2lXPX-EPulG_r90Hf97o_yAXExODI</recordid><startdate>20021217</startdate><enddate>20021217</enddate><creator>Fiedler, Larry</creator><creator>Thomas, Simon</creator><creator>Wagner, Barry</creator><scope>EFH</scope></search><sort><creationdate>20021217</creationdate><title>Memory system for use on a circuit board in which the number of loads is minimized</title><author>Fiedler, Larry ; Thomas, Simon ; Wagner, Barry</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_064964043</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2002</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Fiedler, Larry</creatorcontrib><creatorcontrib>Thomas, Simon</creatorcontrib><creatorcontrib>Wagner, Barry</creatorcontrib><creatorcontrib>NVIDIA Corporation</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Fiedler, Larry</au><au>Thomas, Simon</au><au>Wagner, Barry</au><aucorp>NVIDIA Corporation</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Memory system for use on a circuit board in which the number of loads is minimized</title><date>2002-12-17</date><risdate>2002</risdate><abstract>The present invention relates generally to memory devices and more particularly to a memory system for use on a circuit board where the number of loads is minimized. A memory system is disclosed. The memory system comprises a circuit board and at least two memory devices mounted on the circuit board. Each of the at least two memory devices includes a plurality of pins for receiving and providing signals. At least a first portion of the pins of one of the at least two memory devices are coupled to at least a second portion of the pins of the other at least two memory devices such that a pair of the first portion coupled to a pin of the second portion forms a coupled load. The coupled load then appears as one load. Accordingly, in a system in accordance with the present invention, at least two memory devices are provided on a circuit board. Each of the at least two memory devices includes a plurality of pins. At least a portion of the pins of one of the two memory devices is in close proximity to and coupled to the at least a portion of the pins of the other of the at least two memory devices such that a pin and one memory device is coupled to a pin on the other memory device to form a coupled load. The coupled load then appears as one load. This is accomplished in a preferred embodiment by allowing the pins which are on opposite sides (front and back) of a printed circuit board to be represented as one load and then remapping one of the oppositely disposed pins to have the same functionality as the other oppositely disposed pin.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_06496404
source USPTO Issued Patents
title Memory system for use on a circuit board in which the number of loads is minimized
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-10T18%3A43%3A34IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Fiedler,%20Larry&rft.aucorp=NVIDIA%20Corporation&rft.date=2002-12-17&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E06496404%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true