Method and apparatus for providing deterministic resets for clock divider systems
This invention relates generally to digital circuits, and more particularly, to methods and apparatus for resetting clock divider systems of digital circuits. A clock divider system with reset synchronization includes a divider circuit, a synchronizer circuit, and a synchronous delay circuit. The di...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Banks, Jano D |
description | This invention relates generally to digital circuits, and more particularly, to methods and apparatus for resetting clock divider systems of digital circuits.
A clock divider system with reset synchronization includes a divider circuit, a synchronizer circuit, and a synchronous delay circuit. The divider circuit has a clock input, a divider reset input, and a divided clock output. The synchronizer has a clock input, and a synchronous reset input, and a synchronized reset output having an active edge aligned with an active edge of the clock. The synchronous delay circuit has a clock input and a synchronized reset input coupled to the synchronized reset output of the synchronizer, and an output coupled to the divider reset input of the divider. A method for providing reset synchronization for a clock divider system includes developing a reset synchronization signal aligned with an active edge of a clock after receiving an asynchronous reset signal, delaying the reset synchronization signal for at least one cycle to provide a delayed reset synchronization signal, and developing a clock divider reset signal from the delayed reset synchronization signal, that is aligned with an active edge of the clock. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_06473476</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>06473476</sourcerecordid><originalsourceid>FETCH-uspatents_grants_064734763</originalsourceid><addsrcrecordid>eNqNykEKwkAMQNHZuJDqHXKBgtDSHkAUN10I7iXMpDXYzgxJWvD2VvQALj5_87bu2pE9UgCMazmjoM0KfRLIkhYOHAcIZCQTR1ZjD0JK9iV-TP4JgVdHAvpSo0l3btPjqLT_vXBwPt2Ol3LWjEbR9D4IfnZo6raq26b6g7wB3qA5Sg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method and apparatus for providing deterministic resets for clock divider systems</title><source>USPTO Issued Patents</source><creator>Banks, Jano D</creator><creatorcontrib>Banks, Jano D ; DVDO, Incorporated</creatorcontrib><description>This invention relates generally to digital circuits, and more particularly, to methods and apparatus for resetting clock divider systems of digital circuits.
A clock divider system with reset synchronization includes a divider circuit, a synchronizer circuit, and a synchronous delay circuit. The divider circuit has a clock input, a divider reset input, and a divided clock output. The synchronizer has a clock input, and a synchronous reset input, and a synchronized reset output having an active edge aligned with an active edge of the clock. The synchronous delay circuit has a clock input and a synchronized reset input coupled to the synchronized reset output of the synchronizer, and an output coupled to the divider reset input of the divider. A method for providing reset synchronization for a clock divider system includes developing a reset synchronization signal aligned with an active edge of a clock after receiving an asynchronous reset signal, delaying the reset synchronization signal for at least one cycle to provide a delayed reset synchronization signal, and developing a clock divider reset signal from the delayed reset synchronization signal, that is aligned with an active edge of the clock.</description><language>eng</language><creationdate>2002</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6473476$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64039</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6473476$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Banks, Jano D</creatorcontrib><creatorcontrib>DVDO, Incorporated</creatorcontrib><title>Method and apparatus for providing deterministic resets for clock divider systems</title><description>This invention relates generally to digital circuits, and more particularly, to methods and apparatus for resetting clock divider systems of digital circuits.
A clock divider system with reset synchronization includes a divider circuit, a synchronizer circuit, and a synchronous delay circuit. The divider circuit has a clock input, a divider reset input, and a divided clock output. The synchronizer has a clock input, and a synchronous reset input, and a synchronized reset output having an active edge aligned with an active edge of the clock. The synchronous delay circuit has a clock input and a synchronized reset input coupled to the synchronized reset output of the synchronizer, and an output coupled to the divider reset input of the divider. A method for providing reset synchronization for a clock divider system includes developing a reset synchronization signal aligned with an active edge of a clock after receiving an asynchronous reset signal, delaying the reset synchronization signal for at least one cycle to provide a delayed reset synchronization signal, and developing a clock divider reset signal from the delayed reset synchronization signal, that is aligned with an active edge of the clock.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2002</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNqNykEKwkAMQNHZuJDqHXKBgtDSHkAUN10I7iXMpDXYzgxJWvD2VvQALj5_87bu2pE9UgCMazmjoM0KfRLIkhYOHAcIZCQTR1ZjD0JK9iV-TP4JgVdHAvpSo0l3btPjqLT_vXBwPt2Ol3LWjEbR9D4IfnZo6raq26b6g7wB3qA5Sg</recordid><startdate>20021029</startdate><enddate>20021029</enddate><creator>Banks, Jano D</creator><scope>EFH</scope></search><sort><creationdate>20021029</creationdate><title>Method and apparatus for providing deterministic resets for clock divider systems</title><author>Banks, Jano D</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_064734763</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2002</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Banks, Jano D</creatorcontrib><creatorcontrib>DVDO, Incorporated</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Banks, Jano D</au><aucorp>DVDO, Incorporated</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method and apparatus for providing deterministic resets for clock divider systems</title><date>2002-10-29</date><risdate>2002</risdate><abstract>This invention relates generally to digital circuits, and more particularly, to methods and apparatus for resetting clock divider systems of digital circuits.
A clock divider system with reset synchronization includes a divider circuit, a synchronizer circuit, and a synchronous delay circuit. The divider circuit has a clock input, a divider reset input, and a divided clock output. The synchronizer has a clock input, and a synchronous reset input, and a synchronized reset output having an active edge aligned with an active edge of the clock. The synchronous delay circuit has a clock input and a synchronized reset input coupled to the synchronized reset output of the synchronizer, and an output coupled to the divider reset input of the divider. A method for providing reset synchronization for a clock divider system includes developing a reset synchronization signal aligned with an active edge of a clock after receiving an asynchronous reset signal, delaying the reset synchronization signal for at least one cycle to provide a delayed reset synchronization signal, and developing a clock divider reset signal from the delayed reset synchronization signal, that is aligned with an active edge of the clock.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_06473476 |
source | USPTO Issued Patents |
title | Method and apparatus for providing deterministic resets for clock divider systems |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-27T15%3A47%3A52IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Banks,%20Jano%20D&rft.aucorp=DVDO,%20Incorporated&rft.date=2002-10-29&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E06473476%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |