Dual-RIE structure for via/line interconnections

The present invention relates to an on-chip interconnect structure and to a method of fabricating the inventive on-chip interconnect structure for use in semiconductor/display technology. A structure and process to define a via/interconnect structure is described. The structure is formed by reactive...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Feild, Christopher Adam, Iggulden, Roy Charles, Joshi, Rajiv Vasant, Kiewra, Edward William
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Feild, Christopher Adam
Iggulden, Roy Charles
Joshi, Rajiv Vasant
Kiewra, Edward William
description The present invention relates to an on-chip interconnect structure and to a method of fabricating the inventive on-chip interconnect structure for use in semiconductor/display technology. A structure and process to define a via/interconnect structure is described. The structure is formed by reactive ion etching (RIE) where vias are formed first then the interconnects. The disclosed method relies on first depositing a metal with a thickness equivalent to the total height of the via and interconnect. Once vias are delineated by forming a hard mask and lithography, the lines are patterned using a lithographic step. Vias and lines are formed using lithography and RIE in one step and interfacial integrity is maintained resulting in high electromigration performance.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_06433436</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>06433436</sourcerecordid><originalsourceid>FETCH-uspatents_grants_064334363</originalsourceid><addsrcrecordid>eNrjZDBwKU3M0Q3ydFUoLikqTS4pLUpVSMsvUijLTNTPycxLVcjMK0ktSs7Py0tNLsnMzyvmYWBNS8wpTuWF0twMCm6uIc4euqXFBYklqXklxfHpRYkgysDMxNjYxNjMmAglACJILCY</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Dual-RIE structure for via/line interconnections</title><source>USPTO Issued Patents</source><creator>Feild, Christopher Adam ; Iggulden, Roy Charles ; Joshi, Rajiv Vasant ; Kiewra, Edward William</creator><creatorcontrib>Feild, Christopher Adam ; Iggulden, Roy Charles ; Joshi, Rajiv Vasant ; Kiewra, Edward William ; International Business Machines Corporation</creatorcontrib><description>The present invention relates to an on-chip interconnect structure and to a method of fabricating the inventive on-chip interconnect structure for use in semiconductor/display technology. A structure and process to define a via/interconnect structure is described. The structure is formed by reactive ion etching (RIE) where vias are formed first then the interconnects. The disclosed method relies on first depositing a metal with a thickness equivalent to the total height of the via and interconnect. Once vias are delineated by forming a hard mask and lithography, the lines are patterned using a lithographic step. Vias and lines are formed using lithography and RIE in one step and interfacial integrity is maintained resulting in high electromigration performance.</description><language>eng</language><creationdate>2002</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6433436$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64039</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6433436$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Feild, Christopher Adam</creatorcontrib><creatorcontrib>Iggulden, Roy Charles</creatorcontrib><creatorcontrib>Joshi, Rajiv Vasant</creatorcontrib><creatorcontrib>Kiewra, Edward William</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><title>Dual-RIE structure for via/line interconnections</title><description>The present invention relates to an on-chip interconnect structure and to a method of fabricating the inventive on-chip interconnect structure for use in semiconductor/display technology. A structure and process to define a via/interconnect structure is described. The structure is formed by reactive ion etching (RIE) where vias are formed first then the interconnects. The disclosed method relies on first depositing a metal with a thickness equivalent to the total height of the via and interconnect. Once vias are delineated by forming a hard mask and lithography, the lines are patterned using a lithographic step. Vias and lines are formed using lithography and RIE in one step and interfacial integrity is maintained resulting in high electromigration performance.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2002</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZDBwKU3M0Q3ydFUoLikqTS4pLUpVSMsvUijLTNTPycxLVcjMK0ktSs7Py0tNLsnMzyvmYWBNS8wpTuWF0twMCm6uIc4euqXFBYklqXklxfHpRYkgysDMxNjYxNjMmAglACJILCY</recordid><startdate>20020813</startdate><enddate>20020813</enddate><creator>Feild, Christopher Adam</creator><creator>Iggulden, Roy Charles</creator><creator>Joshi, Rajiv Vasant</creator><creator>Kiewra, Edward William</creator><scope>EFH</scope></search><sort><creationdate>20020813</creationdate><title>Dual-RIE structure for via/line interconnections</title><author>Feild, Christopher Adam ; Iggulden, Roy Charles ; Joshi, Rajiv Vasant ; Kiewra, Edward William</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_064334363</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2002</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Feild, Christopher Adam</creatorcontrib><creatorcontrib>Iggulden, Roy Charles</creatorcontrib><creatorcontrib>Joshi, Rajiv Vasant</creatorcontrib><creatorcontrib>Kiewra, Edward William</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Feild, Christopher Adam</au><au>Iggulden, Roy Charles</au><au>Joshi, Rajiv Vasant</au><au>Kiewra, Edward William</au><aucorp>International Business Machines Corporation</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Dual-RIE structure for via/line interconnections</title><date>2002-08-13</date><risdate>2002</risdate><abstract>The present invention relates to an on-chip interconnect structure and to a method of fabricating the inventive on-chip interconnect structure for use in semiconductor/display technology. A structure and process to define a via/interconnect structure is described. The structure is formed by reactive ion etching (RIE) where vias are formed first then the interconnects. The disclosed method relies on first depositing a metal with a thickness equivalent to the total height of the via and interconnect. Once vias are delineated by forming a hard mask and lithography, the lines are patterned using a lithographic step. Vias and lines are formed using lithography and RIE in one step and interfacial integrity is maintained resulting in high electromigration performance.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_06433436
source USPTO Issued Patents
title Dual-RIE structure for via/line interconnections
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-30T11%3A55%3A52IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Feild,%20Christopher%20Adam&rft.aucorp=International%20Business%20Machines%20Corporation&rft.date=2002-08-13&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E06433436%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true