Oscillator circuit with reduced capacity for AC coupling capacitor
1. Field of the Invention There is disclosed an oscillator circuit in which the first capacitor is connected between the input side of a CMOS inverter in a quartz oscillator circuit and a higher potential side, the second load capacitor is connected between the input side of the inverter and a lower...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Tsukagoshi, Kunihiko Miyabe, Satoru Oyama, Kazuhisa |
description | 1. Field of the Invention
There is disclosed an oscillator circuit in which the first capacitor is connected between the input side of a CMOS inverter in a quartz oscillator circuit and a higher potential side, the second load capacitor is connected between the input side of the inverter and a lower potential side, the third load capacitor is connected between the output side of the inverter and the higher potential side, and the fourth load capacitor is connected between the output side of the inverter and the lower potential side, so that variation in amplitudes of the voltage sources synchronized with the oscillation can be reduced with the realization of lower current consumption. There is also disclosed an oscillator circuit of reduced circuit scale. A CMOS inverter for producing oscillations, an AC coupling capacitor, and a buffer circuit are formed on one chip. A protective circuit that has been heretofore required at the input terminal portion of the buffer circuit can be dispensed with. Therefore, the capacity of the AC coupling capacitor can be reduced. Consequently, the circuit scale can be decreased. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_06411172</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>06411172</sourcerecordid><originalsourceid>FETCH-uspatents_grants_064111723</originalsourceid><addsrcrecordid>eNrjZHDyL07OzMlJLMkvUkjOLEouzSxRKM8syVAoSk0pTU5NUUhOLEhMziypVEgDqnB0VkjOLy3IycxLh0nkF_EwsKYl5hSn8kJpbgYFN9cQZw_d0uKCxJLUvJLi-PSiRBBlYGZiaGhobmRMhBIACTMy2g</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Oscillator circuit with reduced capacity for AC coupling capacitor</title><source>USPTO Issued Patents</source><creator>Tsukagoshi, Kunihiko ; Miyabe, Satoru ; Oyama, Kazuhisa</creator><creatorcontrib>Tsukagoshi, Kunihiko ; Miyabe, Satoru ; Oyama, Kazuhisa ; Nippon Precision Circuits, Inc</creatorcontrib><description>1. Field of the Invention
There is disclosed an oscillator circuit in which the first capacitor is connected between the input side of a CMOS inverter in a quartz oscillator circuit and a higher potential side, the second load capacitor is connected between the input side of the inverter and a lower potential side, the third load capacitor is connected between the output side of the inverter and the higher potential side, and the fourth load capacitor is connected between the output side of the inverter and the lower potential side, so that variation in amplitudes of the voltage sources synchronized with the oscillation can be reduced with the realization of lower current consumption. There is also disclosed an oscillator circuit of reduced circuit scale. A CMOS inverter for producing oscillations, an AC coupling capacitor, and a buffer circuit are formed on one chip. A protective circuit that has been heretofore required at the input terminal portion of the buffer circuit can be dispensed with. Therefore, the capacity of the AC coupling capacitor can be reduced. Consequently, the circuit scale can be decreased.</description><language>eng</language><creationdate>2002</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6411172$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,802,885,64039</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6411172$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Tsukagoshi, Kunihiko</creatorcontrib><creatorcontrib>Miyabe, Satoru</creatorcontrib><creatorcontrib>Oyama, Kazuhisa</creatorcontrib><creatorcontrib>Nippon Precision Circuits, Inc</creatorcontrib><title>Oscillator circuit with reduced capacity for AC coupling capacitor</title><description>1. Field of the Invention
There is disclosed an oscillator circuit in which the first capacitor is connected between the input side of a CMOS inverter in a quartz oscillator circuit and a higher potential side, the second load capacitor is connected between the input side of the inverter and a lower potential side, the third load capacitor is connected between the output side of the inverter and the higher potential side, and the fourth load capacitor is connected between the output side of the inverter and the lower potential side, so that variation in amplitudes of the voltage sources synchronized with the oscillation can be reduced with the realization of lower current consumption. There is also disclosed an oscillator circuit of reduced circuit scale. A CMOS inverter for producing oscillations, an AC coupling capacitor, and a buffer circuit are formed on one chip. A protective circuit that has been heretofore required at the input terminal portion of the buffer circuit can be dispensed with. Therefore, the capacity of the AC coupling capacitor can be reduced. Consequently, the circuit scale can be decreased.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2002</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZHDyL07OzMlJLMkvUkjOLEouzSxRKM8syVAoSk0pTU5NUUhOLEhMziypVEgDqnB0VkjOLy3IycxLh0nkF_EwsKYl5hSn8kJpbgYFN9cQZw_d0uKCxJLUvJLi-PSiRBBlYGZiaGhobmRMhBIACTMy2g</recordid><startdate>20020625</startdate><enddate>20020625</enddate><creator>Tsukagoshi, Kunihiko</creator><creator>Miyabe, Satoru</creator><creator>Oyama, Kazuhisa</creator><scope>EFH</scope></search><sort><creationdate>20020625</creationdate><title>Oscillator circuit with reduced capacity for AC coupling capacitor</title><author>Tsukagoshi, Kunihiko ; Miyabe, Satoru ; Oyama, Kazuhisa</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_064111723</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2002</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Tsukagoshi, Kunihiko</creatorcontrib><creatorcontrib>Miyabe, Satoru</creatorcontrib><creatorcontrib>Oyama, Kazuhisa</creatorcontrib><creatorcontrib>Nippon Precision Circuits, Inc</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Tsukagoshi, Kunihiko</au><au>Miyabe, Satoru</au><au>Oyama, Kazuhisa</au><aucorp>Nippon Precision Circuits, Inc</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Oscillator circuit with reduced capacity for AC coupling capacitor</title><date>2002-06-25</date><risdate>2002</risdate><abstract>1. Field of the Invention
There is disclosed an oscillator circuit in which the first capacitor is connected between the input side of a CMOS inverter in a quartz oscillator circuit and a higher potential side, the second load capacitor is connected between the input side of the inverter and a lower potential side, the third load capacitor is connected between the output side of the inverter and the higher potential side, and the fourth load capacitor is connected between the output side of the inverter and the lower potential side, so that variation in amplitudes of the voltage sources synchronized with the oscillation can be reduced with the realization of lower current consumption. There is also disclosed an oscillator circuit of reduced circuit scale. A CMOS inverter for producing oscillations, an AC coupling capacitor, and a buffer circuit are formed on one chip. A protective circuit that has been heretofore required at the input terminal portion of the buffer circuit can be dispensed with. Therefore, the capacity of the AC coupling capacitor can be reduced. Consequently, the circuit scale can be decreased.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_grants_06411172 |
source | USPTO Issued Patents |
title | Oscillator circuit with reduced capacity for AC coupling capacitor |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-05T06%3A27%3A42IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Tsukagoshi,%20Kunihiko&rft.aucorp=Nippon%20Precision%20Circuits,%20Inc&rft.date=2002-06-25&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E06411172%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |