Electronic package with high density interconnect layer

1. Technical Field An electronic package, and method of making the electronic package, is provided. The package includes a semiconductor chip and an multi-layered interconnect structure having a high density interconnect layer such as an allylated surface layer. The semiconductor chip includes a plu...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Downes, Jr., Francis J, Farquhar, Donald S, Foster, Elizabeth, Japp, Robert M, Jones, Gerald W, Kresge, John S, Sebesta, Robert D, Stone, David B, Wilcox, James R
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Downes, Jr., Francis J
Farquhar, Donald S
Foster, Elizabeth
Japp, Robert M
Jones, Gerald W
Kresge, John S
Sebesta, Robert D
Stone, David B
Wilcox, James R
description 1. Technical Field An electronic package, and method of making the electronic package, is provided. The package includes a semiconductor chip and an multi-layered interconnect structure having a high density interconnect layer such as an allylated surface layer. The semiconductor chip includes a plurality of contact members on one of its surfaces that are connected to the multi-layered interconnect structure by a plurality of solder connections. The multi-layered interconnect structure is adapted for electrically interconnecting the semiconductor chip to a circuitized substrate (eg., circuit board) with another plurality of solder connections and includes a thermally conductive layer being comprised of a material having a selected thickness and coefficient of thermal expansion to substantially prevent failure of the solder connections between said first plurality of electrically conductive members and the semiconductor chip. The electronic package further includes a dielectric material having an effective modulus to assure sufficient compliancy of the multi-layered interconnect structure during operation. The allylated surface layer has the property of being able to withstand thermal stresses that arise during thermal cycling operation of the electronic package.
format Patent
fullrecord <record><control><sourceid>uspatents_EFH</sourceid><recordid>TN_cdi_uspatents_grants_06373717</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>06373717</sourcerecordid><originalsourceid>FETCH-uspatents_grants_063737173</originalsourceid><addsrcrecordid>eNrjZDB3zUlNLinKz8tMVihITM5OTE9VKM8syVDIyEzPUEhJzSvOLKlUyMwrSS1Kzs_LA6pVyEmsTC3iYWBNS8wpTuWF0twMCm6uIc4euqXFBYklqXklxfHpRYkgysDM2NzY3NDcmAglAMNpLyk</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Electronic package with high density interconnect layer</title><source>USPTO Issued Patents</source><creator>Downes, Jr., Francis J ; Farquhar, Donald S ; Foster, Elizabeth ; Japp, Robert M ; Jones, Gerald W ; Kresge, John S ; Sebesta, Robert D ; Stone, David B ; Wilcox, James R</creator><creatorcontrib>Downes, Jr., Francis J ; Farquhar, Donald S ; Foster, Elizabeth ; Japp, Robert M ; Jones, Gerald W ; Kresge, John S ; Sebesta, Robert D ; Stone, David B ; Wilcox, James R ; International Business Machines Corporation</creatorcontrib><description>1. Technical Field An electronic package, and method of making the electronic package, is provided. The package includes a semiconductor chip and an multi-layered interconnect structure having a high density interconnect layer such as an allylated surface layer. The semiconductor chip includes a plurality of contact members on one of its surfaces that are connected to the multi-layered interconnect structure by a plurality of solder connections. The multi-layered interconnect structure is adapted for electrically interconnecting the semiconductor chip to a circuitized substrate (eg., circuit board) with another plurality of solder connections and includes a thermally conductive layer being comprised of a material having a selected thickness and coefficient of thermal expansion to substantially prevent failure of the solder connections between said first plurality of electrically conductive members and the semiconductor chip. The electronic package further includes a dielectric material having an effective modulus to assure sufficient compliancy of the multi-layered interconnect structure during operation. The allylated surface layer has the property of being able to withstand thermal stresses that arise during thermal cycling operation of the electronic package.</description><language>eng</language><creationdate>2002</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6373717$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,309,781,803,886,64041</link.rule.ids><linktorsrc>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6373717$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Downes, Jr., Francis J</creatorcontrib><creatorcontrib>Farquhar, Donald S</creatorcontrib><creatorcontrib>Foster, Elizabeth</creatorcontrib><creatorcontrib>Japp, Robert M</creatorcontrib><creatorcontrib>Jones, Gerald W</creatorcontrib><creatorcontrib>Kresge, John S</creatorcontrib><creatorcontrib>Sebesta, Robert D</creatorcontrib><creatorcontrib>Stone, David B</creatorcontrib><creatorcontrib>Wilcox, James R</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><title>Electronic package with high density interconnect layer</title><description>1. Technical Field An electronic package, and method of making the electronic package, is provided. The package includes a semiconductor chip and an multi-layered interconnect structure having a high density interconnect layer such as an allylated surface layer. The semiconductor chip includes a plurality of contact members on one of its surfaces that are connected to the multi-layered interconnect structure by a plurality of solder connections. The multi-layered interconnect structure is adapted for electrically interconnecting the semiconductor chip to a circuitized substrate (eg., circuit board) with another plurality of solder connections and includes a thermally conductive layer being comprised of a material having a selected thickness and coefficient of thermal expansion to substantially prevent failure of the solder connections between said first plurality of electrically conductive members and the semiconductor chip. The electronic package further includes a dielectric material having an effective modulus to assure sufficient compliancy of the multi-layered interconnect structure during operation. The allylated surface layer has the property of being able to withstand thermal stresses that arise during thermal cycling operation of the electronic package.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2002</creationdate><recordtype>patent</recordtype><sourceid>EFH</sourceid><recordid>eNrjZDB3zUlNLinKz8tMVihITM5OTE9VKM8syVDIyEzPUEhJzSvOLKlUyMwrSS1Kzs_LA6pVyEmsTC3iYWBNS8wpTuWF0twMCm6uIc4euqXFBYklqXklxfHpRYkgysDM2NzY3NDcmAglAMNpLyk</recordid><startdate>20020416</startdate><enddate>20020416</enddate><creator>Downes, Jr., Francis J</creator><creator>Farquhar, Donald S</creator><creator>Foster, Elizabeth</creator><creator>Japp, Robert M</creator><creator>Jones, Gerald W</creator><creator>Kresge, John S</creator><creator>Sebesta, Robert D</creator><creator>Stone, David B</creator><creator>Wilcox, James R</creator><scope>EFH</scope></search><sort><creationdate>20020416</creationdate><title>Electronic package with high density interconnect layer</title><author>Downes, Jr., Francis J ; Farquhar, Donald S ; Foster, Elizabeth ; Japp, Robert M ; Jones, Gerald W ; Kresge, John S ; Sebesta, Robert D ; Stone, David B ; Wilcox, James R</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_grants_063737173</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2002</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Downes, Jr., Francis J</creatorcontrib><creatorcontrib>Farquhar, Donald S</creatorcontrib><creatorcontrib>Foster, Elizabeth</creatorcontrib><creatorcontrib>Japp, Robert M</creatorcontrib><creatorcontrib>Jones, Gerald W</creatorcontrib><creatorcontrib>Kresge, John S</creatorcontrib><creatorcontrib>Sebesta, Robert D</creatorcontrib><creatorcontrib>Stone, David B</creatorcontrib><creatorcontrib>Wilcox, James R</creatorcontrib><creatorcontrib>International Business Machines Corporation</creatorcontrib><collection>USPTO Issued Patents</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Downes, Jr., Francis J</au><au>Farquhar, Donald S</au><au>Foster, Elizabeth</au><au>Japp, Robert M</au><au>Jones, Gerald W</au><au>Kresge, John S</au><au>Sebesta, Robert D</au><au>Stone, David B</au><au>Wilcox, James R</au><aucorp>International Business Machines Corporation</aucorp><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Electronic package with high density interconnect layer</title><date>2002-04-16</date><risdate>2002</risdate><abstract>1. Technical Field An electronic package, and method of making the electronic package, is provided. The package includes a semiconductor chip and an multi-layered interconnect structure having a high density interconnect layer such as an allylated surface layer. The semiconductor chip includes a plurality of contact members on one of its surfaces that are connected to the multi-layered interconnect structure by a plurality of solder connections. The multi-layered interconnect structure is adapted for electrically interconnecting the semiconductor chip to a circuitized substrate (eg., circuit board) with another plurality of solder connections and includes a thermally conductive layer being comprised of a material having a selected thickness and coefficient of thermal expansion to substantially prevent failure of the solder connections between said first plurality of electrically conductive members and the semiconductor chip. The electronic package further includes a dielectric material having an effective modulus to assure sufficient compliancy of the multi-layered interconnect structure during operation. The allylated surface layer has the property of being able to withstand thermal stresses that arise during thermal cycling operation of the electronic package.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_uspatents_grants_06373717
source USPTO Issued Patents
title Electronic package with high density interconnect layer
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-18T11%3A27%3A00IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFH&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Downes,%20Jr.,%20Francis%20J&rft.aucorp=International%20Business%20Machines%20Corporation&rft.date=2002-04-16&rft_id=info:doi/&rft_dat=%3Cuspatents_EFH%3E06373717%3C/uspatents_EFH%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true