Clock gater circuit
System and method for implementing a clock gater circuit are described. One embodiment is a clock gater circuit comprising an output clock signal generator electrically connected between a clock input for receiving an input clock signal and a clock output; a switch for selectively enabling or disabl...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Patent |
Sprache: | eng |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Francom, Erin |
description | System and method for implementing a clock gater circuit are described. One embodiment is a clock gater circuit comprising an output clock signal generator electrically connected between a clock input for receiving an input clock signal and a clock output; a switch for selectively enabling or disabling generation of a clock signal by the output clock signal generator; and circuitry for causing a voltage level of the clock signal generated by the output clock signal generator to maintain a current voltage thereof responsive to a qualifier signal voltage level. |
format | Patent |
fullrecord | <record><control><sourceid>uspatents_EFI</sourceid><recordid>TN_cdi_uspatents_applications_20040140834</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>20040140834</sourcerecordid><originalsourceid>FETCH-uspatents_applications_200401408343</originalsourceid><addsrcrecordid>eNrjZBB2zslPzlZITyxJLVJIzixKLs0s4WFgTUvMKU7lhdLcDJpuriHOHrqlxQVAdXklxfGJBQU5mcmJJZn5ecXxRgYGJgaGJgYWxibGpKgFAK9DJzA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Clock gater circuit</title><source>USPTO Published Applications</source><creator>Francom, Erin</creator><creatorcontrib>Francom, Erin</creatorcontrib><description>System and method for implementing a clock gater circuit are described. One embodiment is a clock gater circuit comprising an output clock signal generator electrically connected between a clock input for receiving an input clock signal and a clock output; a switch for selectively enabling or disabling generation of a clock signal by the output clock signal generator; and circuitry for causing a voltage level of the clock signal generated by the output clock signal generator to maintain a current voltage thereof responsive to a qualifier signal voltage level.</description><language>eng</language><creationdate>2004</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/20040140834$$EPDF$$P50$$Guspatents$$Hfree_for_read</linktopdf><link.rule.ids>230,308,780,873,885,64059</link.rule.ids><linktorsrc>$$Uhttps://patentcenter.uspto.gov/applications/10347778$$EView_record_in_USPTO$$FView_record_in_$$GUSPTO$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Francom, Erin</creatorcontrib><title>Clock gater circuit</title><description>System and method for implementing a clock gater circuit are described. One embodiment is a clock gater circuit comprising an output clock signal generator electrically connected between a clock input for receiving an input clock signal and a clock output; a switch for selectively enabling or disabling generation of a clock signal by the output clock signal generator; and circuitry for causing a voltage level of the clock signal generated by the output clock signal generator to maintain a current voltage thereof responsive to a qualifier signal voltage level.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2004</creationdate><recordtype>patent</recordtype><sourceid>EFI</sourceid><recordid>eNrjZBB2zslPzlZITyxJLVJIzixKLs0s4WFgTUvMKU7lhdLcDJpuriHOHrqlxQVAdXklxfGJBQU5mcmJJZn5ecXxRgYGJgaGJgYWxibGpKgFAK9DJzA</recordid><startdate>20040722</startdate><enddate>20040722</enddate><creator>Francom, Erin</creator><scope>EFI</scope></search><sort><creationdate>20040722</creationdate><title>Clock gater circuit</title><author>Francom, Erin</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-uspatents_applications_200401408343</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2004</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Francom, Erin</creatorcontrib><collection>USPTO Published Applications</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Francom, Erin</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Clock gater circuit</title><date>2004-07-22</date><risdate>2004</risdate><abstract>System and method for implementing a clock gater circuit are described. One embodiment is a clock gater circuit comprising an output clock signal generator electrically connected between a clock input for receiving an input clock signal and a clock output; a switch for selectively enabling or disabling generation of a clock signal by the output clock signal generator; and circuitry for causing a voltage level of the clock signal generated by the output clock signal generator to maintain a current voltage thereof responsive to a qualifier signal voltage level.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_uspatents_applications_20040140834 |
source | USPTO Published Applications |
title | Clock gater circuit |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-07T10%3A05%3A36IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-uspatents_EFI&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Francom,%20Erin&rft.date=2004-07-22&rft_id=info:doi/&rft_dat=%3Cuspatents_EFI%3E20040140834%3C/uspatents_EFI%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |