A 9 mW Highly-Digitized 802.15.4 Receiver Using Bandpass ADC and IF Level Detection

A low power (9 mW) highly-digitized 2.4 GHz receiver for sensor network applications (IEEE 802.15.4 LR- WPAN) is realized by a 0.18 mum CMOS process. We adopted a novel receiver architecture adding an intermediate frequency (IF) level detection scheme to a low-power complex fifth-order continuous-ti...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE microwave and wireless components letters 2008-12, Vol.18 (12), p.824-826
Hauptverfasser: Kwon, Yong-Il, Park, T J, Cho, Koon-Shik, Lee, Hai-Young
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 826
container_issue 12
container_start_page 824
container_title IEEE microwave and wireless components letters
container_volume 18
creator Kwon, Yong-Il
Park, T J
Cho, Koon-Shik
Lee, Hai-Young
description A low power (9 mW) highly-digitized 2.4 GHz receiver for sensor network applications (IEEE 802.15.4 LR- WPAN) is realized by a 0.18 mum CMOS process. We adopted a novel receiver architecture adding an intermediate frequency (IF) level detection scheme to a low-power complex fifth-order continuous-time (CT) bandpass SigmaDelta modulator in order to digitalize the receiver. By the continuous-time bandpass architecture, the proposed SigmaDelta modulator requires no additional anti-aliasing filter in front of the modulator. Using the IF detector, the achieved dynamic range (DR) of the overall system is 95 dB at a sampling rate of 64 MHz. This modulator has a bandwidth of 2 MHz centered at 2 MHz. The power consumption of this receiver is 9.0 mW with a 1.8 V power supply.
doi_str_mv 10.1109/LMWC.2008.2007714
format Article
fullrecord <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_miscellaneous_875092112</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>34484018</sourcerecordid><originalsourceid>FETCH-LOGICAL-c1802-d93ce48048b3d643316dcbd70bd2dcb9a1c3b14f77dd8c445f81e3740c9f11d03</originalsourceid><addsrcrecordid>eNp9kbFOwzAQhi0EEqXwAGwWA0wJvtiJnbG0lFYKQgKqjlZiO8VVmpQ4rVSeHkftxMBy9w-ffunuQ-gWSAhA0sfsdTkOI0JEPzgHdoYGEMciAJ6w8z5TCICS9BJdObcmBJhgMEAfI5zizRLP7OqrOgQTu7Kd_TEaCxKFEIcMvxtl7N60eOFsvcJPea23uXN4NBljn_F8ijOzNxWemM6ozjb1Nboo88qZm9MeosX0-XM8C7K3l_l4lAUKfHugU6oME4SJguqEUQqJVoXmpNCRD2kOihbASs61FoqxuBRgKGdEpSWAJnSIHo6927b53hnXyY11ylRVXptm56TgMUkjgMiT9_-SlPlvEBAevPsDrptdW_srpEgoSyEC5iE4QqptnGtNKbet3eTtQQKRvQ3Z25C9DXmyQX8B6mB4fg</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>863491214</pqid></control><display><type>article</type><title>A 9 mW Highly-Digitized 802.15.4 Receiver Using Bandpass ADC and IF Level Detection</title><source>IEEE Electronic Library (IEL)</source><creator>Kwon, Yong-Il ; Park, T J ; Cho, Koon-Shik ; Lee, Hai-Young</creator><creatorcontrib>Kwon, Yong-Il ; Park, T J ; Cho, Koon-Shik ; Lee, Hai-Young</creatorcontrib><description>A low power (9 mW) highly-digitized 2.4 GHz receiver for sensor network applications (IEEE 802.15.4 LR- WPAN) is realized by a 0.18 mum CMOS process. We adopted a novel receiver architecture adding an intermediate frequency (IF) level detection scheme to a low-power complex fifth-order continuous-time (CT) bandpass SigmaDelta modulator in order to digitalize the receiver. By the continuous-time bandpass architecture, the proposed SigmaDelta modulator requires no additional anti-aliasing filter in front of the modulator. Using the IF detector, the achieved dynamic range (DR) of the overall system is 95 dB at a sampling rate of 64 MHz. This modulator has a bandwidth of 2 MHz centered at 2 MHz. The power consumption of this receiver is 9.0 mW with a 1.8 V power supply.</description><identifier>ISSN: 1531-1309</identifier><identifier>ISSN: 2771-957X</identifier><identifier>EISSN: 1558-1764</identifier><identifier>EISSN: 2771-9588</identifier><identifier>DOI: 10.1109/LMWC.2008.2007714</identifier><language>eng</language><publisher>New York: The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</publisher><subject>Architecture ; Bandpass ; Detectors ; Dynamical systems ; Intermediate frequencies ; Intermediate frequency ; Modulators ; Receivers</subject><ispartof>IEEE microwave and wireless components letters, 2008-12, Vol.18 (12), p.824-826</ispartof><rights>Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2008</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c1802-d93ce48048b3d643316dcbd70bd2dcb9a1c3b14f77dd8c445f81e3740c9f11d03</citedby><cites>FETCH-LOGICAL-c1802-d93ce48048b3d643316dcbd70bd2dcb9a1c3b14f77dd8c445f81e3740c9f11d03</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,776,780,27903,27904</link.rule.ids></links><search><creatorcontrib>Kwon, Yong-Il</creatorcontrib><creatorcontrib>Park, T J</creatorcontrib><creatorcontrib>Cho, Koon-Shik</creatorcontrib><creatorcontrib>Lee, Hai-Young</creatorcontrib><title>A 9 mW Highly-Digitized 802.15.4 Receiver Using Bandpass ADC and IF Level Detection</title><title>IEEE microwave and wireless components letters</title><description>A low power (9 mW) highly-digitized 2.4 GHz receiver for sensor network applications (IEEE 802.15.4 LR- WPAN) is realized by a 0.18 mum CMOS process. We adopted a novel receiver architecture adding an intermediate frequency (IF) level detection scheme to a low-power complex fifth-order continuous-time (CT) bandpass SigmaDelta modulator in order to digitalize the receiver. By the continuous-time bandpass architecture, the proposed SigmaDelta modulator requires no additional anti-aliasing filter in front of the modulator. Using the IF detector, the achieved dynamic range (DR) of the overall system is 95 dB at a sampling rate of 64 MHz. This modulator has a bandwidth of 2 MHz centered at 2 MHz. The power consumption of this receiver is 9.0 mW with a 1.8 V power supply.</description><subject>Architecture</subject><subject>Bandpass</subject><subject>Detectors</subject><subject>Dynamical systems</subject><subject>Intermediate frequencies</subject><subject>Intermediate frequency</subject><subject>Modulators</subject><subject>Receivers</subject><issn>1531-1309</issn><issn>2771-957X</issn><issn>1558-1764</issn><issn>2771-9588</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2008</creationdate><recordtype>article</recordtype><recordid>eNp9kbFOwzAQhi0EEqXwAGwWA0wJvtiJnbG0lFYKQgKqjlZiO8VVmpQ4rVSeHkftxMBy9w-ffunuQ-gWSAhA0sfsdTkOI0JEPzgHdoYGEMciAJ6w8z5TCICS9BJdObcmBJhgMEAfI5zizRLP7OqrOgQTu7Kd_TEaCxKFEIcMvxtl7N60eOFsvcJPea23uXN4NBljn_F8ijOzNxWemM6ozjb1Nboo88qZm9MeosX0-XM8C7K3l_l4lAUKfHugU6oME4SJguqEUQqJVoXmpNCRD2kOihbASs61FoqxuBRgKGdEpSWAJnSIHo6927b53hnXyY11ylRVXptm56TgMUkjgMiT9_-SlPlvEBAevPsDrptdW_srpEgoSyEC5iE4QqptnGtNKbet3eTtQQKRvQ3Z25C9DXmyQX8B6mB4fg</recordid><startdate>20081201</startdate><enddate>20081201</enddate><creator>Kwon, Yong-Il</creator><creator>Park, T J</creator><creator>Cho, Koon-Shik</creator><creator>Lee, Hai-Young</creator><general>The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</general><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>8FD</scope><scope>L7M</scope><scope>F28</scope><scope>FR3</scope></search><sort><creationdate>20081201</creationdate><title>A 9 mW Highly-Digitized 802.15.4 Receiver Using Bandpass ADC and IF Level Detection</title><author>Kwon, Yong-Il ; Park, T J ; Cho, Koon-Shik ; Lee, Hai-Young</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c1802-d93ce48048b3d643316dcbd70bd2dcb9a1c3b14f77dd8c445f81e3740c9f11d03</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2008</creationdate><topic>Architecture</topic><topic>Bandpass</topic><topic>Detectors</topic><topic>Dynamical systems</topic><topic>Intermediate frequencies</topic><topic>Intermediate frequency</topic><topic>Modulators</topic><topic>Receivers</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Kwon, Yong-Il</creatorcontrib><creatorcontrib>Park, T J</creatorcontrib><creatorcontrib>Cho, Koon-Shik</creatorcontrib><creatorcontrib>Lee, Hai-Young</creatorcontrib><collection>CrossRef</collection><collection>Electronics &amp; Communications Abstracts</collection><collection>Technology Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>ANTE: Abstracts in New Technology &amp; Engineering</collection><collection>Engineering Research Database</collection><jtitle>IEEE microwave and wireless components letters</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Kwon, Yong-Il</au><au>Park, T J</au><au>Cho, Koon-Shik</au><au>Lee, Hai-Young</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>A 9 mW Highly-Digitized 802.15.4 Receiver Using Bandpass ADC and IF Level Detection</atitle><jtitle>IEEE microwave and wireless components letters</jtitle><date>2008-12-01</date><risdate>2008</risdate><volume>18</volume><issue>12</issue><spage>824</spage><epage>826</epage><pages>824-826</pages><issn>1531-1309</issn><issn>2771-957X</issn><eissn>1558-1764</eissn><eissn>2771-9588</eissn><abstract>A low power (9 mW) highly-digitized 2.4 GHz receiver for sensor network applications (IEEE 802.15.4 LR- WPAN) is realized by a 0.18 mum CMOS process. We adopted a novel receiver architecture adding an intermediate frequency (IF) level detection scheme to a low-power complex fifth-order continuous-time (CT) bandpass SigmaDelta modulator in order to digitalize the receiver. By the continuous-time bandpass architecture, the proposed SigmaDelta modulator requires no additional anti-aliasing filter in front of the modulator. Using the IF detector, the achieved dynamic range (DR) of the overall system is 95 dB at a sampling rate of 64 MHz. This modulator has a bandwidth of 2 MHz centered at 2 MHz. The power consumption of this receiver is 9.0 mW with a 1.8 V power supply.</abstract><cop>New York</cop><pub>The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</pub><doi>10.1109/LMWC.2008.2007714</doi><tpages>3</tpages></addata></record>
fulltext fulltext
identifier ISSN: 1531-1309
ispartof IEEE microwave and wireless components letters, 2008-12, Vol.18 (12), p.824-826
issn 1531-1309
2771-957X
1558-1764
2771-9588
language eng
recordid cdi_proquest_miscellaneous_875092112
source IEEE Electronic Library (IEL)
subjects Architecture
Bandpass
Detectors
Dynamical systems
Intermediate frequencies
Intermediate frequency
Modulators
Receivers
title A 9 mW Highly-Digitized 802.15.4 Receiver Using Bandpass ADC and IF Level Detection
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-23T18%3A45%3A50IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=A%209%20mW%20Highly-Digitized%20802.15.4%20Receiver%20Using%20Bandpass%20ADC%20and%20IF%20Level%20Detection&rft.jtitle=IEEE%20microwave%20and%20wireless%20components%20letters&rft.au=Kwon,%20Yong-Il&rft.date=2008-12-01&rft.volume=18&rft.issue=12&rft.spage=824&rft.epage=826&rft.pages=824-826&rft.issn=1531-1309&rft.eissn=1558-1764&rft_id=info:doi/10.1109/LMWC.2008.2007714&rft_dat=%3Cproquest_cross%3E34484018%3C/proquest_cross%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=863491214&rft_id=info:pmid/&rfr_iscdi=true