A 40 Gb/s Multi-Data-Rate CMOS Transmitter and Receiver Chipset With SFI-5 Interface for Optical Transmission Systems

A fully integrated 40 Gb/s transmitter and receiver chipset with SFI-5 interface is implemented in a 65 nm CMOS technology and mounted in a plastic BGA package. The transmitter chip provides good jitter performance with a 40 GHz full-rate clock architecture that alleviates pattern-dependent jitter a...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE journal of solid-state circuits 2009-12, Vol.44 (12), p.3568-3579
Hauptverfasser: Kaeriyama, S., Amamiya, Y., Noguchi, H., Yamazaki, Z., Yamase, T., Hosoya, K., Okamoto, M., Tomari, S., Yamaguchi, H., Shoda, H., Ikeda, H., Tanaka, S., Takahashi, T., Ohhira, R., Noda, A., Hijioka, K., Tanabe, A., Fujita, S., Kawahara, N.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 3579
container_issue 12
container_start_page 3568
container_title IEEE journal of solid-state circuits
container_volume 44
creator Kaeriyama, S.
Amamiya, Y.
Noguchi, H.
Yamazaki, Z.
Yamase, T.
Hosoya, K.
Okamoto, M.
Tomari, S.
Yamaguchi, H.
Shoda, H.
Ikeda, H.
Tanaka, S.
Takahashi, T.
Ohhira, R.
Noda, A.
Hijioka, K.
Tanabe, A.
Fujita, S.
Kawahara, N.
description A fully integrated 40 Gb/s transmitter and receiver chipset with SFI-5 interface is implemented in a 65 nm CMOS technology and mounted in a plastic BGA package. The transmitter chip provides good jitter performance with a 40 GHz full-rate clock architecture that alleviates pattern-dependent jitter and eliminates duty cycle dependence. The measured RMS jitter on the output is 570 fs to 900 fs over the range of 39.8 Gb/s to 44.6 Gb/s with a 2 31 -1 PRBS pattern. The receiver chip operates over the range of 37 Gb/s to 41 Gb/s. The measured RMS jitter on the recovered clock is 359 fs to 450 fs. By taking advantage of CMOS technology, each chip achieves low power consumption of 2.8 W and full integration of SFI-5 functions, PRBS generators/error checkers, a DPSK precoder/decoder, and control interfaces in a 4.9 × 5.2 mm 2 die.
doi_str_mv 10.1109/JSSC.2009.2031026
format Article
fullrecord <record><control><sourceid>proquest_RIE</sourceid><recordid>TN_cdi_proquest_miscellaneous_875017639</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>5342344</ieee_id><sourcerecordid>875017639</sourcerecordid><originalsourceid>FETCH-LOGICAL-c355t-7fc4c676697d5839112a16590e0988f363f7310d8c59f719deb496795b508e9a3</originalsourceid><addsrcrecordid>eNp9kUFr3DAQhUVpodu0P6D0InpoTk40lmRJx-A2yZaEhTghvQmtdkwUvPZWkgP599GyaQ899DLDwDdv5vEI-QzsBICZ059d157UjJlSOLC6eUMWIKWuQPFfb8mCMdCVKcB78iGlxzIKoWFB5jMqGL1YnyZ6PQ85VN9ddtWNy0jb61VHb6Mb0zbkjJG6cUNv0GN4KkP7EHYJM70P-YF258tK0uVYqN55pP0U6WqXg3fDH4WUwjTS7jll3KaP5F3vhoSfXvsRuTv_cdteVleri2V7dlV5LmWuVO-Fb1TTGLWRmhuA2kEjDUNmtO55w3tVzG60l6ZXYDa4FqZRRq4l02gcPyLHB91dnH7PmLItj3gcBjfiNCerlWSgGm4K-e2_ZLkFwBtZwK__gI_THMfiwhpQdW2E3KvBAfJxSilib3cxbF18tsDsPi-7z8vu87KveZWdL4edgIh_eclFzYXgL6DCjhE</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>917229459</pqid></control><display><type>article</type><title>A 40 Gb/s Multi-Data-Rate CMOS Transmitter and Receiver Chipset With SFI-5 Interface for Optical Transmission Systems</title><source>IEEE Electronic Library (IEL)</source><creator>Kaeriyama, S. ; Amamiya, Y. ; Noguchi, H. ; Yamazaki, Z. ; Yamase, T. ; Hosoya, K. ; Okamoto, M. ; Tomari, S. ; Yamaguchi, H. ; Shoda, H. ; Ikeda, H. ; Tanaka, S. ; Takahashi, T. ; Ohhira, R. ; Noda, A. ; Hijioka, K. ; Tanabe, A. ; Fujita, S. ; Kawahara, N.</creator><creatorcontrib>Kaeriyama, S. ; Amamiya, Y. ; Noguchi, H. ; Yamazaki, Z. ; Yamase, T. ; Hosoya, K. ; Okamoto, M. ; Tomari, S. ; Yamaguchi, H. ; Shoda, H. ; Ikeda, H. ; Tanaka, S. ; Takahashi, T. ; Ohhira, R. ; Noda, A. ; Hijioka, K. ; Tanabe, A. ; Fujita, S. ; Kawahara, N.</creatorcontrib><description>A fully integrated 40 Gb/s transmitter and receiver chipset with SFI-5 interface is implemented in a 65 nm CMOS technology and mounted in a plastic BGA package. The transmitter chip provides good jitter performance with a 40 GHz full-rate clock architecture that alleviates pattern-dependent jitter and eliminates duty cycle dependence. The measured RMS jitter on the output is 570 fs to 900 fs over the range of 39.8 Gb/s to 44.6 Gb/s with a 2 31 -1 PRBS pattern. The receiver chip operates over the range of 37 Gb/s to 41 Gb/s. The measured RMS jitter on the recovered clock is 359 fs to 450 fs. By taking advantage of CMOS technology, each chip achieves low power consumption of 2.8 W and full integration of SFI-5 functions, PRBS generators/error checkers, a DPSK precoder/decoder, and control interfaces in a 4.9 × 5.2 mm 2 die.</description><identifier>ISSN: 0018-9200</identifier><identifier>EISSN: 1558-173X</identifier><identifier>DOI: 10.1109/JSSC.2009.2031026</identifier><identifier>CODEN: IJSCBC</identifier><language>eng</language><publisher>New York: IEEE</publisher><subject>40 Gb/s ; Checkers ; Chips ; Chips (electronics) ; clock and data recovery (CDR) ; clock multiplication unit (CMU) ; Clocks ; CMOS ; CMOS technology ; Energy consumption ; Error correction ; Jitter ; OC-768 ; Optical receivers ; Optical transmitters ; OTU-3 ; Plastic packaging ; Power generation ; Receivers ; Semiconductor device measurement ; SerDes ; SFI-5 ; STM-256 ; Transmitters</subject><ispartof>IEEE journal of solid-state circuits, 2009-12, Vol.44 (12), p.3568-3579</ispartof><rights>Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2009</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c355t-7fc4c676697d5839112a16590e0988f363f7310d8c59f719deb496795b508e9a3</citedby><cites>FETCH-LOGICAL-c355t-7fc4c676697d5839112a16590e0988f363f7310d8c59f719deb496795b508e9a3</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/5342344$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>314,776,780,792,27901,27902,54733</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/5342344$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Kaeriyama, S.</creatorcontrib><creatorcontrib>Amamiya, Y.</creatorcontrib><creatorcontrib>Noguchi, H.</creatorcontrib><creatorcontrib>Yamazaki, Z.</creatorcontrib><creatorcontrib>Yamase, T.</creatorcontrib><creatorcontrib>Hosoya, K.</creatorcontrib><creatorcontrib>Okamoto, M.</creatorcontrib><creatorcontrib>Tomari, S.</creatorcontrib><creatorcontrib>Yamaguchi, H.</creatorcontrib><creatorcontrib>Shoda, H.</creatorcontrib><creatorcontrib>Ikeda, H.</creatorcontrib><creatorcontrib>Tanaka, S.</creatorcontrib><creatorcontrib>Takahashi, T.</creatorcontrib><creatorcontrib>Ohhira, R.</creatorcontrib><creatorcontrib>Noda, A.</creatorcontrib><creatorcontrib>Hijioka, K.</creatorcontrib><creatorcontrib>Tanabe, A.</creatorcontrib><creatorcontrib>Fujita, S.</creatorcontrib><creatorcontrib>Kawahara, N.</creatorcontrib><title>A 40 Gb/s Multi-Data-Rate CMOS Transmitter and Receiver Chipset With SFI-5 Interface for Optical Transmission Systems</title><title>IEEE journal of solid-state circuits</title><addtitle>JSSC</addtitle><description>A fully integrated 40 Gb/s transmitter and receiver chipset with SFI-5 interface is implemented in a 65 nm CMOS technology and mounted in a plastic BGA package. The transmitter chip provides good jitter performance with a 40 GHz full-rate clock architecture that alleviates pattern-dependent jitter and eliminates duty cycle dependence. The measured RMS jitter on the output is 570 fs to 900 fs over the range of 39.8 Gb/s to 44.6 Gb/s with a 2 31 -1 PRBS pattern. The receiver chip operates over the range of 37 Gb/s to 41 Gb/s. The measured RMS jitter on the recovered clock is 359 fs to 450 fs. By taking advantage of CMOS technology, each chip achieves low power consumption of 2.8 W and full integration of SFI-5 functions, PRBS generators/error checkers, a DPSK precoder/decoder, and control interfaces in a 4.9 × 5.2 mm 2 die.</description><subject>40 Gb/s</subject><subject>Checkers</subject><subject>Chips</subject><subject>Chips (electronics)</subject><subject>clock and data recovery (CDR)</subject><subject>clock multiplication unit (CMU)</subject><subject>Clocks</subject><subject>CMOS</subject><subject>CMOS technology</subject><subject>Energy consumption</subject><subject>Error correction</subject><subject>Jitter</subject><subject>OC-768</subject><subject>Optical receivers</subject><subject>Optical transmitters</subject><subject>OTU-3</subject><subject>Plastic packaging</subject><subject>Power generation</subject><subject>Receivers</subject><subject>Semiconductor device measurement</subject><subject>SerDes</subject><subject>SFI-5</subject><subject>STM-256</subject><subject>Transmitters</subject><issn>0018-9200</issn><issn>1558-173X</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2009</creationdate><recordtype>article</recordtype><sourceid>RIE</sourceid><recordid>eNp9kUFr3DAQhUVpodu0P6D0InpoTk40lmRJx-A2yZaEhTghvQmtdkwUvPZWkgP599GyaQ899DLDwDdv5vEI-QzsBICZ059d157UjJlSOLC6eUMWIKWuQPFfb8mCMdCVKcB78iGlxzIKoWFB5jMqGL1YnyZ6PQ85VN9ddtWNy0jb61VHb6Mb0zbkjJG6cUNv0GN4KkP7EHYJM70P-YF258tK0uVYqN55pP0U6WqXg3fDH4WUwjTS7jll3KaP5F3vhoSfXvsRuTv_cdteVleri2V7dlV5LmWuVO-Fb1TTGLWRmhuA2kEjDUNmtO55w3tVzG60l6ZXYDa4FqZRRq4l02gcPyLHB91dnH7PmLItj3gcBjfiNCerlWSgGm4K-e2_ZLkFwBtZwK__gI_THMfiwhpQdW2E3KvBAfJxSilib3cxbF18tsDsPi-7z8vu87KveZWdL4edgIh_eclFzYXgL6DCjhE</recordid><startdate>20091201</startdate><enddate>20091201</enddate><creator>Kaeriyama, S.</creator><creator>Amamiya, Y.</creator><creator>Noguchi, H.</creator><creator>Yamazaki, Z.</creator><creator>Yamase, T.</creator><creator>Hosoya, K.</creator><creator>Okamoto, M.</creator><creator>Tomari, S.</creator><creator>Yamaguchi, H.</creator><creator>Shoda, H.</creator><creator>Ikeda, H.</creator><creator>Tanaka, S.</creator><creator>Takahashi, T.</creator><creator>Ohhira, R.</creator><creator>Noda, A.</creator><creator>Hijioka, K.</creator><creator>Tanabe, A.</creator><creator>Fujita, S.</creator><creator>Kawahara, N.</creator><general>IEEE</general><general>The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</general><scope>97E</scope><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>8FD</scope><scope>L7M</scope><scope>F28</scope><scope>FR3</scope><scope>KR7</scope></search><sort><creationdate>20091201</creationdate><title>A 40 Gb/s Multi-Data-Rate CMOS Transmitter and Receiver Chipset With SFI-5 Interface for Optical Transmission Systems</title><author>Kaeriyama, S. ; Amamiya, Y. ; Noguchi, H. ; Yamazaki, Z. ; Yamase, T. ; Hosoya, K. ; Okamoto, M. ; Tomari, S. ; Yamaguchi, H. ; Shoda, H. ; Ikeda, H. ; Tanaka, S. ; Takahashi, T. ; Ohhira, R. ; Noda, A. ; Hijioka, K. ; Tanabe, A. ; Fujita, S. ; Kawahara, N.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c355t-7fc4c676697d5839112a16590e0988f363f7310d8c59f719deb496795b508e9a3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2009</creationdate><topic>40 Gb/s</topic><topic>Checkers</topic><topic>Chips</topic><topic>Chips (electronics)</topic><topic>clock and data recovery (CDR)</topic><topic>clock multiplication unit (CMU)</topic><topic>Clocks</topic><topic>CMOS</topic><topic>CMOS technology</topic><topic>Energy consumption</topic><topic>Error correction</topic><topic>Jitter</topic><topic>OC-768</topic><topic>Optical receivers</topic><topic>Optical transmitters</topic><topic>OTU-3</topic><topic>Plastic packaging</topic><topic>Power generation</topic><topic>Receivers</topic><topic>Semiconductor device measurement</topic><topic>SerDes</topic><topic>SFI-5</topic><topic>STM-256</topic><topic>Transmitters</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Kaeriyama, S.</creatorcontrib><creatorcontrib>Amamiya, Y.</creatorcontrib><creatorcontrib>Noguchi, H.</creatorcontrib><creatorcontrib>Yamazaki, Z.</creatorcontrib><creatorcontrib>Yamase, T.</creatorcontrib><creatorcontrib>Hosoya, K.</creatorcontrib><creatorcontrib>Okamoto, M.</creatorcontrib><creatorcontrib>Tomari, S.</creatorcontrib><creatorcontrib>Yamaguchi, H.</creatorcontrib><creatorcontrib>Shoda, H.</creatorcontrib><creatorcontrib>Ikeda, H.</creatorcontrib><creatorcontrib>Tanaka, S.</creatorcontrib><creatorcontrib>Takahashi, T.</creatorcontrib><creatorcontrib>Ohhira, R.</creatorcontrib><creatorcontrib>Noda, A.</creatorcontrib><creatorcontrib>Hijioka, K.</creatorcontrib><creatorcontrib>Tanabe, A.</creatorcontrib><creatorcontrib>Fujita, S.</creatorcontrib><creatorcontrib>Kawahara, N.</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE Electronic Library (IEL)</collection><collection>CrossRef</collection><collection>Electronics &amp; Communications Abstracts</collection><collection>Technology Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>ANTE: Abstracts in New Technology &amp; Engineering</collection><collection>Engineering Research Database</collection><collection>Civil Engineering Abstracts</collection><jtitle>IEEE journal of solid-state circuits</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Kaeriyama, S.</au><au>Amamiya, Y.</au><au>Noguchi, H.</au><au>Yamazaki, Z.</au><au>Yamase, T.</au><au>Hosoya, K.</au><au>Okamoto, M.</au><au>Tomari, S.</au><au>Yamaguchi, H.</au><au>Shoda, H.</au><au>Ikeda, H.</au><au>Tanaka, S.</au><au>Takahashi, T.</au><au>Ohhira, R.</au><au>Noda, A.</au><au>Hijioka, K.</au><au>Tanabe, A.</au><au>Fujita, S.</au><au>Kawahara, N.</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>A 40 Gb/s Multi-Data-Rate CMOS Transmitter and Receiver Chipset With SFI-5 Interface for Optical Transmission Systems</atitle><jtitle>IEEE journal of solid-state circuits</jtitle><stitle>JSSC</stitle><date>2009-12-01</date><risdate>2009</risdate><volume>44</volume><issue>12</issue><spage>3568</spage><epage>3579</epage><pages>3568-3579</pages><issn>0018-9200</issn><eissn>1558-173X</eissn><coden>IJSCBC</coden><abstract>A fully integrated 40 Gb/s transmitter and receiver chipset with SFI-5 interface is implemented in a 65 nm CMOS technology and mounted in a plastic BGA package. The transmitter chip provides good jitter performance with a 40 GHz full-rate clock architecture that alleviates pattern-dependent jitter and eliminates duty cycle dependence. The measured RMS jitter on the output is 570 fs to 900 fs over the range of 39.8 Gb/s to 44.6 Gb/s with a 2 31 -1 PRBS pattern. The receiver chip operates over the range of 37 Gb/s to 41 Gb/s. The measured RMS jitter on the recovered clock is 359 fs to 450 fs. By taking advantage of CMOS technology, each chip achieves low power consumption of 2.8 W and full integration of SFI-5 functions, PRBS generators/error checkers, a DPSK precoder/decoder, and control interfaces in a 4.9 × 5.2 mm 2 die.</abstract><cop>New York</cop><pub>IEEE</pub><doi>10.1109/JSSC.2009.2031026</doi><tpages>12</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 0018-9200
ispartof IEEE journal of solid-state circuits, 2009-12, Vol.44 (12), p.3568-3579
issn 0018-9200
1558-173X
language eng
recordid cdi_proquest_miscellaneous_875017639
source IEEE Electronic Library (IEL)
subjects 40 Gb/s
Checkers
Chips
Chips (electronics)
clock and data recovery (CDR)
clock multiplication unit (CMU)
Clocks
CMOS
CMOS technology
Energy consumption
Error correction
Jitter
OC-768
Optical receivers
Optical transmitters
OTU-3
Plastic packaging
Power generation
Receivers
Semiconductor device measurement
SerDes
SFI-5
STM-256
Transmitters
title A 40 Gb/s Multi-Data-Rate CMOS Transmitter and Receiver Chipset With SFI-5 Interface for Optical Transmission Systems
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-05T07%3A38%3A27IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_RIE&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=A%2040%20Gb/s%20Multi-Data-Rate%20CMOS%20Transmitter%20and%20Receiver%20Chipset%20With%20SFI-5%20Interface%20for%20Optical%20Transmission%20Systems&rft.jtitle=IEEE%20journal%20of%20solid-state%20circuits&rft.au=Kaeriyama,%20S.&rft.date=2009-12-01&rft.volume=44&rft.issue=12&rft.spage=3568&rft.epage=3579&rft.pages=3568-3579&rft.issn=0018-9200&rft.eissn=1558-173X&rft.coden=IJSCBC&rft_id=info:doi/10.1109/JSSC.2009.2031026&rft_dat=%3Cproquest_RIE%3E875017639%3C/proquest_RIE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=917229459&rft_id=info:pmid/&rft_ieee_id=5342344&rfr_iscdi=true