Reduction of oxide leakage currents of EEPROM at STI corners using sacrificial oxide/liner SiN/LPCVD MTO
Shallow trench isolation (STI) is the predominating isolation technology for advanced integrated circuits, but the oxide thickness of the convex corner of trenched Si surfaces is thinner than other planar Si surfaces, which causes leakage currents and gate oxide reliability degradation of electrical...
Gespeichert in:
Veröffentlicht in: | Surface & coatings technology 2008-08, Vol.202 (22-23), p.5697-5700 |
---|---|
Hauptverfasser: | , , , , , , , , , , , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | Shallow trench isolation (STI) is the predominating isolation technology for advanced integrated circuits, but the oxide thickness of the convex corner of trenched Si surfaces is thinner than other planar Si surfaces, which causes leakage currents and gate oxide reliability degradation of electrically erasable and programmable read only memory (EEPROM) by the keen convex corner region. We present an improved shallow trench isolation process to reduce leakage currents by sacrificial thermal oxide, liner silicon nitride, and Low Pressure Chemical Vapor Deposition Medium Temperature Oxide (LPCVD MTO). We found that the sample fabricated by an improved STI process with sacrificial oxidation of EEPROM decreased leakage currents and eliminated humps shown at the samples fabricated by conventional STI process, and also obtained more improved endurance characteristics stress biases applied at wordlines. In spite of the shortcoming that it provides a few additional shallow trench isolation process steps, it is an effective method to reduce oxide leakage currents and alleviate oxide reliability degradation. |
---|---|
ISSN: | 0257-8972 1879-3347 |
DOI: | 10.1016/j.surfcoat.2008.06.046 |