Impact of process parameters on circuit performance for the 32nm technology node
As IC dimensions scale down to the 32nm technology node, interconnect is more than ever the most limiting factor affecting overall circuit performance. The influence of all involved process parameters were studied as a function of target application through electromagnetic and time domain simulation...
Gespeichert in:
Veröffentlicht in: | Microelectronic engineering 2007-11, Vol.84 (11), p.2738-2743 |
---|---|
Hauptverfasser: | , , , , , , , , |
Format: | Artikel |
Sprache: | eng |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | As IC dimensions scale down to the 32nm technology node, interconnect is more than ever the most limiting factor affecting overall circuit performance. The influence of all involved process parameters were studied as a function of target application through electromagnetic and time domain simulations, and compared to the impact of driver characteristics. As a result, an optimization of the BEOL stack was performed to propose process and material recommendations meeting electrical specifications for most circuit applications. |
---|---|
ISSN: | 0167-9317 |
DOI: | 10.1016/j.mee.2007.05.015 |