Realization of Extremely High-Gain and Low-Power in nMOS Inverter Based on Monolayer WS2 Transistor Operating in Subthreshold Regime

In this work, we report an n-type metal-oxide-semiconductor (nMOS) inverter using chemical vapor deposition (CVD)-grown monolayer WS2 field-effect transistors (FETs). Our large-area CVD-grown monolayer WS2 FETs exhibit outstanding electrical properties including a high on/off ratio, small subthresho...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:ACS nano 2024-08, Vol.18 (34), p.22965
Hauptverfasser: Yang, Eunyeong, Hong, Sekwon, Ma, Jiwon, Park, Sang-Joon, Lee, Dae Kyu, Das, Tanmoy, Ha, Tae-Jun, Kwak, Joon Young, Chang, Jiwon
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue 34
container_start_page 22965
container_title ACS nano
container_volume 18
creator Yang, Eunyeong
Hong, Sekwon
Ma, Jiwon
Park, Sang-Joon
Lee, Dae Kyu
Das, Tanmoy
Ha, Tae-Jun
Kwak, Joon Young
Chang, Jiwon
description In this work, we report an n-type metal-oxide-semiconductor (nMOS) inverter using chemical vapor deposition (CVD)-grown monolayer WS2 field-effect transistors (FETs). Our large-area CVD-grown monolayer WS2 FETs exhibit outstanding electrical properties including a high on/off ratio, small subthreshold swing, and excellent drain-induced barrier lowering. These are achieved by n-type doping using AlOx/Al2O3 and a double-gate structure employing high-k dielectric HfO2. Due to the superior subthreshold characteristics, monolayer WS2 FETs show high transconductance and high output resistance in the subthreshold regime, resulting in significantly higher intrinsic gain compared to conventional Si MOSFETs. Therefore, we successfully realize subthreshold operating monolayer WS2 nMOS inverters with extremely high gains of 564 and 2056 at supply voltage (VDD) of 1 and 2 V, respectively, and low power consumption of ∼2.3 pW·μm-1 at VDD = 1 V. In addition, the monolayer WS2 nMOS inverter is further expanded to the demonstration of logic circuits such as AND, OR, NAND, NOR logic gates, and SRAM. These findings suggest the potential of monolayer WS2 for high-gain and low-power logic circuits and validate the practical application in large areas.In this work, we report an n-type metal-oxide-semiconductor (nMOS) inverter using chemical vapor deposition (CVD)-grown monolayer WS2 field-effect transistors (FETs). Our large-area CVD-grown monolayer WS2 FETs exhibit outstanding electrical properties including a high on/off ratio, small subthreshold swing, and excellent drain-induced barrier lowering. These are achieved by n-type doping using AlOx/Al2O3 and a double-gate structure employing high-k dielectric HfO2. Due to the superior subthreshold characteristics, monolayer WS2 FETs show high transconductance and high output resistance in the subthreshold regime, resulting in significantly higher intrinsic gain compared to conventional Si MOSFETs. Therefore, we successfully realize subthreshold operating monolayer WS2 nMOS inverters with extremely high gains of 564 and 2056 at supply voltage (VDD) of 1 and 2 V, respectively, and low power consumption of ∼2.3 pW·μm-1 at VDD = 1 V. In addition, the monolayer WS2 nMOS inverter is further expanded to the demonstration of logic circuits such as AND, OR, NAND, NOR logic gates, and SRAM. These findings suggest the potential of monolayer WS2 for high-gain and low-power logic circuits and validate the practical application in large areas.
doi_str_mv 10.1021/acsnano.4c04316
format Article
fullrecord <record><control><sourceid>proquest</sourceid><recordid>TN_cdi_proquest_miscellaneous_3093592665</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>3093592665</sourcerecordid><originalsourceid>FETCH-LOGICAL-p118t-23e13b6d21d9cafa4966d4f43ccf26171a62cef314f5ee6b7dbc6dde8d8cea353</originalsourceid><addsrcrecordid>eNpNjcFPwjAYxRujiYievfboZdiuW7cdlSCQQDCA0Rv51n6FmdFiO0Q8-4c7owdP7-WX_N4j5JqzHmcxvwUVLFjXSxRLBJcnpMMLISOWy5fTf_2cXITwylia5ZnskK85Ql19QlM5S52hg4_G4xbrIx1V6000hMpSsJpO3CF6dAf0tAV2OlvQsX1H37TgHgJq2upTZ10NxxY9L2K69GBDFRrn6WyHvn2w6x95sS-bjcewcbWmc1xXW7wkZwbqgFd_2SVPD4NlfxRNZsNx_24S7TjPmygWyEUpdcx1ocBAUkipE5MIpUwsecZBxgqN4IlJEWWZ6VJJrTHXuUIQqeiSm9_dnXdvewzNalsFhXUNFt0-rAQrRFrEUqbiGz-naEs</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>3093592665</pqid></control><display><type>article</type><title>Realization of Extremely High-Gain and Low-Power in nMOS Inverter Based on Monolayer WS2 Transistor Operating in Subthreshold Regime</title><source>American Chemical Society Journals</source><creator>Yang, Eunyeong ; Hong, Sekwon ; Ma, Jiwon ; Park, Sang-Joon ; Lee, Dae Kyu ; Das, Tanmoy ; Ha, Tae-Jun ; Kwak, Joon Young ; Chang, Jiwon</creator><creatorcontrib>Yang, Eunyeong ; Hong, Sekwon ; Ma, Jiwon ; Park, Sang-Joon ; Lee, Dae Kyu ; Das, Tanmoy ; Ha, Tae-Jun ; Kwak, Joon Young ; Chang, Jiwon</creatorcontrib><description>In this work, we report an n-type metal-oxide-semiconductor (nMOS) inverter using chemical vapor deposition (CVD)-grown monolayer WS2 field-effect transistors (FETs). Our large-area CVD-grown monolayer WS2 FETs exhibit outstanding electrical properties including a high on/off ratio, small subthreshold swing, and excellent drain-induced barrier lowering. These are achieved by n-type doping using AlOx/Al2O3 and a double-gate structure employing high-k dielectric HfO2. Due to the superior subthreshold characteristics, monolayer WS2 FETs show high transconductance and high output resistance in the subthreshold regime, resulting in significantly higher intrinsic gain compared to conventional Si MOSFETs. Therefore, we successfully realize subthreshold operating monolayer WS2 nMOS inverters with extremely high gains of 564 and 2056 at supply voltage (VDD) of 1 and 2 V, respectively, and low power consumption of ∼2.3 pW·μm-1 at VDD = 1 V. In addition, the monolayer WS2 nMOS inverter is further expanded to the demonstration of logic circuits such as AND, OR, NAND, NOR logic gates, and SRAM. These findings suggest the potential of monolayer WS2 for high-gain and low-power logic circuits and validate the practical application in large areas.In this work, we report an n-type metal-oxide-semiconductor (nMOS) inverter using chemical vapor deposition (CVD)-grown monolayer WS2 field-effect transistors (FETs). Our large-area CVD-grown monolayer WS2 FETs exhibit outstanding electrical properties including a high on/off ratio, small subthreshold swing, and excellent drain-induced barrier lowering. These are achieved by n-type doping using AlOx/Al2O3 and a double-gate structure employing high-k dielectric HfO2. Due to the superior subthreshold characteristics, monolayer WS2 FETs show high transconductance and high output resistance in the subthreshold regime, resulting in significantly higher intrinsic gain compared to conventional Si MOSFETs. Therefore, we successfully realize subthreshold operating monolayer WS2 nMOS inverters with extremely high gains of 564 and 2056 at supply voltage (VDD) of 1 and 2 V, respectively, and low power consumption of ∼2.3 pW·μm-1 at VDD = 1 V. In addition, the monolayer WS2 nMOS inverter is further expanded to the demonstration of logic circuits such as AND, OR, NAND, NOR logic gates, and SRAM. These findings suggest the potential of monolayer WS2 for high-gain and low-power logic circuits and validate the practical application in large areas.</description><identifier>ISSN: 1936-086X</identifier><identifier>EISSN: 1936-086X</identifier><identifier>DOI: 10.1021/acsnano.4c04316</identifier><language>eng</language><ispartof>ACS nano, 2024-08, Vol.18 (34), p.22965</ispartof><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,780,784,27924,27925</link.rule.ids></links><search><creatorcontrib>Yang, Eunyeong</creatorcontrib><creatorcontrib>Hong, Sekwon</creatorcontrib><creatorcontrib>Ma, Jiwon</creatorcontrib><creatorcontrib>Park, Sang-Joon</creatorcontrib><creatorcontrib>Lee, Dae Kyu</creatorcontrib><creatorcontrib>Das, Tanmoy</creatorcontrib><creatorcontrib>Ha, Tae-Jun</creatorcontrib><creatorcontrib>Kwak, Joon Young</creatorcontrib><creatorcontrib>Chang, Jiwon</creatorcontrib><title>Realization of Extremely High-Gain and Low-Power in nMOS Inverter Based on Monolayer WS2 Transistor Operating in Subthreshold Regime</title><title>ACS nano</title><description>In this work, we report an n-type metal-oxide-semiconductor (nMOS) inverter using chemical vapor deposition (CVD)-grown monolayer WS2 field-effect transistors (FETs). Our large-area CVD-grown monolayer WS2 FETs exhibit outstanding electrical properties including a high on/off ratio, small subthreshold swing, and excellent drain-induced barrier lowering. These are achieved by n-type doping using AlOx/Al2O3 and a double-gate structure employing high-k dielectric HfO2. Due to the superior subthreshold characteristics, monolayer WS2 FETs show high transconductance and high output resistance in the subthreshold regime, resulting in significantly higher intrinsic gain compared to conventional Si MOSFETs. Therefore, we successfully realize subthreshold operating monolayer WS2 nMOS inverters with extremely high gains of 564 and 2056 at supply voltage (VDD) of 1 and 2 V, respectively, and low power consumption of ∼2.3 pW·μm-1 at VDD = 1 V. In addition, the monolayer WS2 nMOS inverter is further expanded to the demonstration of logic circuits such as AND, OR, NAND, NOR logic gates, and SRAM. These findings suggest the potential of monolayer WS2 for high-gain and low-power logic circuits and validate the practical application in large areas.In this work, we report an n-type metal-oxide-semiconductor (nMOS) inverter using chemical vapor deposition (CVD)-grown monolayer WS2 field-effect transistors (FETs). Our large-area CVD-grown monolayer WS2 FETs exhibit outstanding electrical properties including a high on/off ratio, small subthreshold swing, and excellent drain-induced barrier lowering. These are achieved by n-type doping using AlOx/Al2O3 and a double-gate structure employing high-k dielectric HfO2. Due to the superior subthreshold characteristics, monolayer WS2 FETs show high transconductance and high output resistance in the subthreshold regime, resulting in significantly higher intrinsic gain compared to conventional Si MOSFETs. Therefore, we successfully realize subthreshold operating monolayer WS2 nMOS inverters with extremely high gains of 564 and 2056 at supply voltage (VDD) of 1 and 2 V, respectively, and low power consumption of ∼2.3 pW·μm-1 at VDD = 1 V. In addition, the monolayer WS2 nMOS inverter is further expanded to the demonstration of logic circuits such as AND, OR, NAND, NOR logic gates, and SRAM. These findings suggest the potential of monolayer WS2 for high-gain and low-power logic circuits and validate the practical application in large areas.</description><issn>1936-086X</issn><issn>1936-086X</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2024</creationdate><recordtype>article</recordtype><recordid>eNpNjcFPwjAYxRujiYievfboZdiuW7cdlSCQQDCA0Rv51n6FmdFiO0Q8-4c7owdP7-WX_N4j5JqzHmcxvwUVLFjXSxRLBJcnpMMLISOWy5fTf_2cXITwylia5ZnskK85Ql19QlM5S52hg4_G4xbrIx1V6000hMpSsJpO3CF6dAf0tAV2OlvQsX1H37TgHgJq2upTZ10NxxY9L2K69GBDFRrn6WyHvn2w6x95sS-bjcewcbWmc1xXW7wkZwbqgFd_2SVPD4NlfxRNZsNx_24S7TjPmygWyEUpdcx1ocBAUkipE5MIpUwsecZBxgqN4IlJEWWZ6VJJrTHXuUIQqeiSm9_dnXdvewzNalsFhXUNFt0-rAQrRFrEUqbiGz-naEs</recordid><startdate>20240827</startdate><enddate>20240827</enddate><creator>Yang, Eunyeong</creator><creator>Hong, Sekwon</creator><creator>Ma, Jiwon</creator><creator>Park, Sang-Joon</creator><creator>Lee, Dae Kyu</creator><creator>Das, Tanmoy</creator><creator>Ha, Tae-Jun</creator><creator>Kwak, Joon Young</creator><creator>Chang, Jiwon</creator><scope>7X8</scope></search><sort><creationdate>20240827</creationdate><title>Realization of Extremely High-Gain and Low-Power in nMOS Inverter Based on Monolayer WS2 Transistor Operating in Subthreshold Regime</title><author>Yang, Eunyeong ; Hong, Sekwon ; Ma, Jiwon ; Park, Sang-Joon ; Lee, Dae Kyu ; Das, Tanmoy ; Ha, Tae-Jun ; Kwak, Joon Young ; Chang, Jiwon</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-p118t-23e13b6d21d9cafa4966d4f43ccf26171a62cef314f5ee6b7dbc6dde8d8cea353</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2024</creationdate><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Yang, Eunyeong</creatorcontrib><creatorcontrib>Hong, Sekwon</creatorcontrib><creatorcontrib>Ma, Jiwon</creatorcontrib><creatorcontrib>Park, Sang-Joon</creatorcontrib><creatorcontrib>Lee, Dae Kyu</creatorcontrib><creatorcontrib>Das, Tanmoy</creatorcontrib><creatorcontrib>Ha, Tae-Jun</creatorcontrib><creatorcontrib>Kwak, Joon Young</creatorcontrib><creatorcontrib>Chang, Jiwon</creatorcontrib><collection>MEDLINE - Academic</collection><jtitle>ACS nano</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Yang, Eunyeong</au><au>Hong, Sekwon</au><au>Ma, Jiwon</au><au>Park, Sang-Joon</au><au>Lee, Dae Kyu</au><au>Das, Tanmoy</au><au>Ha, Tae-Jun</au><au>Kwak, Joon Young</au><au>Chang, Jiwon</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Realization of Extremely High-Gain and Low-Power in nMOS Inverter Based on Monolayer WS2 Transistor Operating in Subthreshold Regime</atitle><jtitle>ACS nano</jtitle><date>2024-08-27</date><risdate>2024</risdate><volume>18</volume><issue>34</issue><spage>22965</spage><pages>22965-</pages><issn>1936-086X</issn><eissn>1936-086X</eissn><abstract>In this work, we report an n-type metal-oxide-semiconductor (nMOS) inverter using chemical vapor deposition (CVD)-grown monolayer WS2 field-effect transistors (FETs). Our large-area CVD-grown monolayer WS2 FETs exhibit outstanding electrical properties including a high on/off ratio, small subthreshold swing, and excellent drain-induced barrier lowering. These are achieved by n-type doping using AlOx/Al2O3 and a double-gate structure employing high-k dielectric HfO2. Due to the superior subthreshold characteristics, monolayer WS2 FETs show high transconductance and high output resistance in the subthreshold regime, resulting in significantly higher intrinsic gain compared to conventional Si MOSFETs. Therefore, we successfully realize subthreshold operating monolayer WS2 nMOS inverters with extremely high gains of 564 and 2056 at supply voltage (VDD) of 1 and 2 V, respectively, and low power consumption of ∼2.3 pW·μm-1 at VDD = 1 V. In addition, the monolayer WS2 nMOS inverter is further expanded to the demonstration of logic circuits such as AND, OR, NAND, NOR logic gates, and SRAM. These findings suggest the potential of monolayer WS2 for high-gain and low-power logic circuits and validate the practical application in large areas.In this work, we report an n-type metal-oxide-semiconductor (nMOS) inverter using chemical vapor deposition (CVD)-grown monolayer WS2 field-effect transistors (FETs). Our large-area CVD-grown monolayer WS2 FETs exhibit outstanding electrical properties including a high on/off ratio, small subthreshold swing, and excellent drain-induced barrier lowering. These are achieved by n-type doping using AlOx/Al2O3 and a double-gate structure employing high-k dielectric HfO2. Due to the superior subthreshold characteristics, monolayer WS2 FETs show high transconductance and high output resistance in the subthreshold regime, resulting in significantly higher intrinsic gain compared to conventional Si MOSFETs. Therefore, we successfully realize subthreshold operating monolayer WS2 nMOS inverters with extremely high gains of 564 and 2056 at supply voltage (VDD) of 1 and 2 V, respectively, and low power consumption of ∼2.3 pW·μm-1 at VDD = 1 V. In addition, the monolayer WS2 nMOS inverter is further expanded to the demonstration of logic circuits such as AND, OR, NAND, NOR logic gates, and SRAM. These findings suggest the potential of monolayer WS2 for high-gain and low-power logic circuits and validate the practical application in large areas.</abstract><doi>10.1021/acsnano.4c04316</doi></addata></record>
fulltext fulltext
identifier ISSN: 1936-086X
ispartof ACS nano, 2024-08, Vol.18 (34), p.22965
issn 1936-086X
1936-086X
language eng
recordid cdi_proquest_miscellaneous_3093592665
source American Chemical Society Journals
title Realization of Extremely High-Gain and Low-Power in nMOS Inverter Based on Monolayer WS2 Transistor Operating in Subthreshold Regime
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-19T22%3A57%3A23IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Realization%20of%20Extremely%20High-Gain%20and%20Low-Power%20in%20nMOS%20Inverter%20Based%20on%20Monolayer%20WS2%20Transistor%20Operating%20in%20Subthreshold%20Regime&rft.jtitle=ACS%20nano&rft.au=Yang,%20Eunyeong&rft.date=2024-08-27&rft.volume=18&rft.issue=34&rft.spage=22965&rft.pages=22965-&rft.issn=1936-086X&rft.eissn=1936-086X&rft_id=info:doi/10.1021/acsnano.4c04316&rft_dat=%3Cproquest%3E3093592665%3C/proquest%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=3093592665&rft_id=info:pmid/&rfr_iscdi=true