Memory dependence prediction using store sets

For maximum performance, an out-of-order processor must issue load instructions as early as possible, while avoiding memory-order violations with prior store instructions that write to the same memory location. One approach is to use memory dependence prediction to identify the stores upon which a l...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Annual International Symposium on Computer Architecture. 25th 1998-06, Vol.26 (3), p.142-153
Hauptverfasser: Chrysos, George Z., Emer, Joel S.
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 153
container_issue 3
container_start_page 142
container_title Annual International Symposium on Computer Architecture. 25th
container_volume 26
creator Chrysos, George Z.
Emer, Joel S.
description For maximum performance, an out-of-order processor must issue load instructions as early as possible, while avoiding memory-order violations with prior store instructions that write to the same memory location. One approach is to use memory dependence prediction to identify the stores upon which a load depends, and communicate that information to the instruction scheduler. We designate the set of stores upon which each load has depended as the load's "store set". The processor can discover and use a load's store set to accurately predict the earliest time the load can safely execute. We show that store sets accurately predict memory dependencies in the context of large instruction window, superscalar machines, and allow for near-optimal performance compared to an instruction scheduler with perfect knowledge of memory dependencies. In addition, we explore the implementation aspects of store sets, and describe a low cost implementation that achieves nearly optimal performance.
doi_str_mv 10.1145/279361.279378
format Article
fullrecord <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_miscellaneous_29396099</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>29396099</sourcerecordid><originalsourceid>FETCH-LOGICAL-c2188-cbf609bea6382631309731fb4c55052fc82c50a5ad3c6984cd1afaa7004489293</originalsourceid><addsrcrecordid>eNotkEtLxDAYRQMqOI6zdN-Vu4x5P5Yy-IIRN7oOafpFKm1Tk3Yx_94OdXW5cLgXDkJ3lOwpFfKBacsV3Z9Dmwu0s9oQQ40ywlJ-iTaEKo6lVeIa3ZTyQ5auOdkg_A59yqeqgRGGBoYA1ZihacPUpqGaSzt8V2VKGaoCU7lFV9F3BXb_uUVfz0-fh1d8_Hh5OzwecWDUGBzqqIitwStumOKUE6s5jbUIUhLJYjAsSOKlb3hQ1ojQUB-914QIYSyzfIvu190xp98ZyuT6tgToOj9AmotbELs8nEG8giGnUjJEN-a29_nkKHFnMW4V41Yx_A8zH1Or</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>29396099</pqid></control><display><type>article</type><title>Memory dependence prediction using store sets</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><source>ACM Digital Library Complete</source><creator>Chrysos, George Z. ; Emer, Joel S.</creator><creatorcontrib>Chrysos, George Z. ; Emer, Joel S.</creatorcontrib><description>For maximum performance, an out-of-order processor must issue load instructions as early as possible, while avoiding memory-order violations with prior store instructions that write to the same memory location. One approach is to use memory dependence prediction to identify the stores upon which a load depends, and communicate that information to the instruction scheduler. We designate the set of stores upon which each load has depended as the load's "store set". The processor can discover and use a load's store set to accurately predict the earliest time the load can safely execute. We show that store sets accurately predict memory dependencies in the context of large instruction window, superscalar machines, and allow for near-optimal performance compared to an instruction scheduler with perfect knowledge of memory dependencies. In addition, we explore the implementation aspects of store sets, and describe a low cost implementation that achieves nearly optimal performance.</description><identifier>ISSN: 0163-5964</identifier><identifier>ISBN: 9780818684913</identifier><identifier>ISBN: 0818684917</identifier><identifier>DOI: 10.1145/279361.279378</identifier><language>eng</language><ispartof>Annual International Symposium on Computer Architecture. 25th, 1998-06, Vol.26 (3), p.142-153</ispartof><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c2188-cbf609bea6382631309731fb4c55052fc82c50a5ad3c6984cd1afaa7004489293</citedby><cites>FETCH-LOGICAL-c2188-cbf609bea6382631309731fb4c55052fc82c50a5ad3c6984cd1afaa7004489293</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,780,784,27924,27925</link.rule.ids></links><search><creatorcontrib>Chrysos, George Z.</creatorcontrib><creatorcontrib>Emer, Joel S.</creatorcontrib><title>Memory dependence prediction using store sets</title><title>Annual International Symposium on Computer Architecture. 25th</title><description>For maximum performance, an out-of-order processor must issue load instructions as early as possible, while avoiding memory-order violations with prior store instructions that write to the same memory location. One approach is to use memory dependence prediction to identify the stores upon which a load depends, and communicate that information to the instruction scheduler. We designate the set of stores upon which each load has depended as the load's "store set". The processor can discover and use a load's store set to accurately predict the earliest time the load can safely execute. We show that store sets accurately predict memory dependencies in the context of large instruction window, superscalar machines, and allow for near-optimal performance compared to an instruction scheduler with perfect knowledge of memory dependencies. In addition, we explore the implementation aspects of store sets, and describe a low cost implementation that achieves nearly optimal performance.</description><issn>0163-5964</issn><isbn>9780818684913</isbn><isbn>0818684917</isbn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>1998</creationdate><recordtype>article</recordtype><recordid>eNotkEtLxDAYRQMqOI6zdN-Vu4x5P5Yy-IIRN7oOafpFKm1Tk3Yx_94OdXW5cLgXDkJ3lOwpFfKBacsV3Z9Dmwu0s9oQQ40ywlJ-iTaEKo6lVeIa3ZTyQ5auOdkg_A59yqeqgRGGBoYA1ZihacPUpqGaSzt8V2VKGaoCU7lFV9F3BXb_uUVfz0-fh1d8_Hh5OzwecWDUGBzqqIitwStumOKUE6s5jbUIUhLJYjAsSOKlb3hQ1ojQUB-914QIYSyzfIvu190xp98ZyuT6tgToOj9AmotbELs8nEG8giGnUjJEN-a29_nkKHFnMW4V41Yx_A8zH1Or</recordid><startdate>19980601</startdate><enddate>19980601</enddate><creator>Chrysos, George Z.</creator><creator>Emer, Joel S.</creator><scope>AAYXX</scope><scope>CITATION</scope><scope>7SC</scope><scope>8FD</scope><scope>JQ2</scope><scope>L7M</scope><scope>L~C</scope><scope>L~D</scope></search><sort><creationdate>19980601</creationdate><title>Memory dependence prediction using store sets</title><author>Chrysos, George Z. ; Emer, Joel S.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c2188-cbf609bea6382631309731fb4c55052fc82c50a5ad3c6984cd1afaa7004489293</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>1998</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Chrysos, George Z.</creatorcontrib><creatorcontrib>Emer, Joel S.</creatorcontrib><collection>CrossRef</collection><collection>Computer and Information Systems Abstracts</collection><collection>Technology Research Database</collection><collection>ProQuest Computer Science Collection</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Computer and Information Systems Abstracts – Academic</collection><collection>Computer and Information Systems Abstracts Professional</collection><jtitle>Annual International Symposium on Computer Architecture. 25th</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Chrysos, George Z.</au><au>Emer, Joel S.</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Memory dependence prediction using store sets</atitle><jtitle>Annual International Symposium on Computer Architecture. 25th</jtitle><date>1998-06-01</date><risdate>1998</risdate><volume>26</volume><issue>3</issue><spage>142</spage><epage>153</epage><pages>142-153</pages><issn>0163-5964</issn><isbn>9780818684913</isbn><isbn>0818684917</isbn><abstract>For maximum performance, an out-of-order processor must issue load instructions as early as possible, while avoiding memory-order violations with prior store instructions that write to the same memory location. One approach is to use memory dependence prediction to identify the stores upon which a load depends, and communicate that information to the instruction scheduler. We designate the set of stores upon which each load has depended as the load's "store set". The processor can discover and use a load's store set to accurately predict the earliest time the load can safely execute. We show that store sets accurately predict memory dependencies in the context of large instruction window, superscalar machines, and allow for near-optimal performance compared to an instruction scheduler with perfect knowledge of memory dependencies. In addition, we explore the implementation aspects of store sets, and describe a low cost implementation that achieves nearly optimal performance.</abstract><doi>10.1145/279361.279378</doi><tpages>12</tpages><oa>free_for_read</oa></addata></record>
fulltext fulltext
identifier ISSN: 0163-5964
ispartof Annual International Symposium on Computer Architecture. 25th, 1998-06, Vol.26 (3), p.142-153
issn 0163-5964
language eng
recordid cdi_proquest_miscellaneous_29396099
source IEEE Electronic Library (IEL) Conference Proceedings; ACM Digital Library Complete
title Memory dependence prediction using store sets
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-06T12%3A19%3A49IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Memory%20dependence%20prediction%20using%20store%20sets&rft.jtitle=Annual%20International%20Symposium%20on%20Computer%20Architecture.%2025th&rft.au=Chrysos,%20George%20Z.&rft.date=1998-06-01&rft.volume=26&rft.issue=3&rft.spage=142&rft.epage=153&rft.pages=142-153&rft.issn=0163-5964&rft.isbn=9780818684913&rft.isbn_list=0818684917&rft_id=info:doi/10.1145/279361.279378&rft_dat=%3Cproquest_cross%3E29396099%3C/proquest_cross%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=29396099&rft_id=info:pmid/&rfr_iscdi=true