Code size minimization and retargetable assembly for custom EPIC and VLIW instruction formats

PICO is a fully automated system for designing the architecture and the microarchitecture of VLIW and EPIC processors. A serious concern with this class of processors, due to their very long instructions, is their code size. One focus of this paper is to describe a series of code size minimization t...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:ACM transactions on design automation of electronic systems 2000-10, Vol.5 (4), p.752-773
Hauptverfasser: Aditya, Shail, Mahlke, Scott A., Rau, B. Ramakrishna
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 773
container_issue 4
container_start_page 752
container_title ACM transactions on design automation of electronic systems
container_volume 5
creator Aditya, Shail
Mahlke, Scott A.
Rau, B. Ramakrishna
description PICO is a fully automated system for designing the architecture and the microarchitecture of VLIW and EPIC processors. A serious concern with this class of processors, due to their very long instructions, is their code size. One focus of this paper is to describe a series of code size minimization techniques used within PICO, some of which are applied during the automatic design of the instruction format, while others are applied during program assembly. The design of a retargetable assembler to support these techniques also poses certain novel challenges, which constitute the second focus of this paper. Contrary to widely held perceptions, we demonstrate that it is entirely possible to design VLIW and EPIC processors that are capable of issuing large numbers of operational per cycle, but whose code size is only moderately larger than that for a sequential CISC processor.
doi_str_mv 10.1145/362652.362658
format Article
fullrecord <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_miscellaneous_28898449</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>28898449</sourcerecordid><originalsourceid>FETCH-LOGICAL-c307t-7e9ebbcf11cb6b11eb82cb7beb4a9e89e410e5e17641b80981fa3b92ada6f7d83</originalsourceid><addsrcrecordid>eNotkD1PwzAURS0EEqUwsntiS7ETO7ZHFBVaqRIMfEwosp0XZBQnxXaG9tcTGpZ37nDuGy5Ct5SsKGX8vijzkuerE-QZWlDORSYKos6nTCTL2JQv0VWM34QQLkq-QJ_V0ACO7gjYu955d9TJDT3WfYMDJB2-pmM6wDpG8KY74HYI2I4xDR6vX7bVyXzfbT-w62MKoz3VJ8nrFK_RRau7CDf_XKK3x_Vrtcl2z0_b6mGX2YKIlAlQYIxtKbWmNJSCkbk1woBhWoFUwCgBDlSUjBpJlKStLozKdaPLVjSyWKK7-e8-DD8jxFR7Fy10ne5hGGOdS6kkY2oSs1m0YYgxQFvvg_M6HGpK6r8R63nEGbL4BQCuZcw</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>28898449</pqid></control><display><type>article</type><title>Code size minimization and retargetable assembly for custom EPIC and VLIW instruction formats</title><source>ACM Digital Library Complete</source><creator>Aditya, Shail ; Mahlke, Scott A. ; Rau, B. Ramakrishna</creator><creatorcontrib>Aditya, Shail ; Mahlke, Scott A. ; Rau, B. Ramakrishna</creatorcontrib><description>PICO is a fully automated system for designing the architecture and the microarchitecture of VLIW and EPIC processors. A serious concern with this class of processors, due to their very long instructions, is their code size. One focus of this paper is to describe a series of code size minimization techniques used within PICO, some of which are applied during the automatic design of the instruction format, while others are applied during program assembly. The design of a retargetable assembler to support these techniques also poses certain novel challenges, which constitute the second focus of this paper. Contrary to widely held perceptions, we demonstrate that it is entirely possible to design VLIW and EPIC processors that are capable of issuing large numbers of operational per cycle, but whose code size is only moderately larger than that for a sequential CISC processor.</description><identifier>ISSN: 1084-4309</identifier><identifier>EISSN: 1557-7309</identifier><identifier>DOI: 10.1145/362652.362658</identifier><language>eng</language><ispartof>ACM transactions on design automation of electronic systems, 2000-10, Vol.5 (4), p.752-773</ispartof><lds50>peer_reviewed</lds50><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c307t-7e9ebbcf11cb6b11eb82cb7beb4a9e89e410e5e17641b80981fa3b92ada6f7d83</citedby><cites>FETCH-LOGICAL-c307t-7e9ebbcf11cb6b11eb82cb7beb4a9e89e410e5e17641b80981fa3b92ada6f7d83</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,776,780,27901,27902</link.rule.ids></links><search><creatorcontrib>Aditya, Shail</creatorcontrib><creatorcontrib>Mahlke, Scott A.</creatorcontrib><creatorcontrib>Rau, B. Ramakrishna</creatorcontrib><title>Code size minimization and retargetable assembly for custom EPIC and VLIW instruction formats</title><title>ACM transactions on design automation of electronic systems</title><description>PICO is a fully automated system for designing the architecture and the microarchitecture of VLIW and EPIC processors. A serious concern with this class of processors, due to their very long instructions, is their code size. One focus of this paper is to describe a series of code size minimization techniques used within PICO, some of which are applied during the automatic design of the instruction format, while others are applied during program assembly. The design of a retargetable assembler to support these techniques also poses certain novel challenges, which constitute the second focus of this paper. Contrary to widely held perceptions, we demonstrate that it is entirely possible to design VLIW and EPIC processors that are capable of issuing large numbers of operational per cycle, but whose code size is only moderately larger than that for a sequential CISC processor.</description><issn>1084-4309</issn><issn>1557-7309</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2000</creationdate><recordtype>article</recordtype><recordid>eNotkD1PwzAURS0EEqUwsntiS7ETO7ZHFBVaqRIMfEwosp0XZBQnxXaG9tcTGpZ37nDuGy5Ct5SsKGX8vijzkuerE-QZWlDORSYKos6nTCTL2JQv0VWM34QQLkq-QJ_V0ACO7gjYu955d9TJDT3WfYMDJB2-pmM6wDpG8KY74HYI2I4xDR6vX7bVyXzfbT-w62MKoz3VJ8nrFK_RRau7CDf_XKK3x_Vrtcl2z0_b6mGX2YKIlAlQYIxtKbWmNJSCkbk1woBhWoFUwCgBDlSUjBpJlKStLozKdaPLVjSyWKK7-e8-DD8jxFR7Fy10ne5hGGOdS6kkY2oSs1m0YYgxQFvvg_M6HGpK6r8R63nEGbL4BQCuZcw</recordid><startdate>20001001</startdate><enddate>20001001</enddate><creator>Aditya, Shail</creator><creator>Mahlke, Scott A.</creator><creator>Rau, B. Ramakrishna</creator><scope>AAYXX</scope><scope>CITATION</scope><scope>7SC</scope><scope>7SP</scope><scope>8FD</scope><scope>JQ2</scope><scope>L7M</scope><scope>L~C</scope><scope>L~D</scope></search><sort><creationdate>20001001</creationdate><title>Code size minimization and retargetable assembly for custom EPIC and VLIW instruction formats</title><author>Aditya, Shail ; Mahlke, Scott A. ; Rau, B. Ramakrishna</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c307t-7e9ebbcf11cb6b11eb82cb7beb4a9e89e410e5e17641b80981fa3b92ada6f7d83</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2000</creationdate><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Aditya, Shail</creatorcontrib><creatorcontrib>Mahlke, Scott A.</creatorcontrib><creatorcontrib>Rau, B. Ramakrishna</creatorcontrib><collection>CrossRef</collection><collection>Computer and Information Systems Abstracts</collection><collection>Electronics &amp; Communications Abstracts</collection><collection>Technology Research Database</collection><collection>ProQuest Computer Science Collection</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Computer and Information Systems Abstracts – Academic</collection><collection>Computer and Information Systems Abstracts Professional</collection><jtitle>ACM transactions on design automation of electronic systems</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Aditya, Shail</au><au>Mahlke, Scott A.</au><au>Rau, B. Ramakrishna</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Code size minimization and retargetable assembly for custom EPIC and VLIW instruction formats</atitle><jtitle>ACM transactions on design automation of electronic systems</jtitle><date>2000-10-01</date><risdate>2000</risdate><volume>5</volume><issue>4</issue><spage>752</spage><epage>773</epage><pages>752-773</pages><issn>1084-4309</issn><eissn>1557-7309</eissn><abstract>PICO is a fully automated system for designing the architecture and the microarchitecture of VLIW and EPIC processors. A serious concern with this class of processors, due to their very long instructions, is their code size. One focus of this paper is to describe a series of code size minimization techniques used within PICO, some of which are applied during the automatic design of the instruction format, while others are applied during program assembly. The design of a retargetable assembler to support these techniques also poses certain novel challenges, which constitute the second focus of this paper. Contrary to widely held perceptions, we demonstrate that it is entirely possible to design VLIW and EPIC processors that are capable of issuing large numbers of operational per cycle, but whose code size is only moderately larger than that for a sequential CISC processor.</abstract><doi>10.1145/362652.362658</doi><tpages>22</tpages><oa>free_for_read</oa></addata></record>
fulltext fulltext
identifier ISSN: 1084-4309
ispartof ACM transactions on design automation of electronic systems, 2000-10, Vol.5 (4), p.752-773
issn 1084-4309
1557-7309
language eng
recordid cdi_proquest_miscellaneous_28898449
source ACM Digital Library Complete
title Code size minimization and retargetable assembly for custom EPIC and VLIW instruction formats
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-02T04%3A30%3A31IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Code%20size%20minimization%20and%20retargetable%20assembly%20for%20custom%20EPIC%20and%20VLIW%20instruction%20formats&rft.jtitle=ACM%20transactions%20on%20design%20automation%20of%20electronic%20systems&rft.au=Aditya,%20Shail&rft.date=2000-10-01&rft.volume=5&rft.issue=4&rft.spage=752&rft.epage=773&rft.pages=752-773&rft.issn=1084-4309&rft.eissn=1557-7309&rft_id=info:doi/10.1145/362652.362658&rft_dat=%3Cproquest_cross%3E28898449%3C/proquest_cross%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=28898449&rft_id=info:pmid/&rfr_iscdi=true