A 390-mm(2), 16-bank, 1-Gb DDR SDRAM with hybrid bitlinearchitecture

A 390-mm(2), 16-bank, 1-Gb, double-data-rate (DDR) synchronous dynamic random access memory (SDRAM) has been fabricated in fully planarized 0.175-mum, 8F(2) trench cell technology. The 1-Gb SDRAM employs a hybrid bitline architecture with 512 cells/local-bitline (LBL). Four LBL pairs are connected t...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE journal of solid-state circuits 1999-11, Vol.34 (11), p.1580-1588
Hauptverfasser: Kirihata, T, Mueller, G, Ji, B, Frankowsky, G, Ross, J M, Terletzki, H, Netis, D G, Weinfurtner, O, Hanson, D R, Daniel, G, Hsu, L L-C, Sotraska, D W, Reith, A M, Hug, M A, Guay, K P, Selz, M, Poechmueller, P, Hoenigschmid, H, Wordeman, M R
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 1588
container_issue 11
container_start_page 1580
container_title IEEE journal of solid-state circuits
container_volume 34
creator Kirihata, T
Mueller, G
Ji, B
Frankowsky, G
Ross, J M
Terletzki, H
Netis, D G
Weinfurtner, O
Hanson, D R
Daniel, G
Hsu, L L-C
Sotraska, D W
Reith, A M
Hug, M A
Guay, K P
Selz, M
Poechmueller, P
Hoenigschmid, H
Wordeman, M R
description A 390-mm(2), 16-bank, 1-Gb, double-data-rate (DDR) synchronous dynamic random access memory (SDRAM) has been fabricated in fully planarized 0.175-mum, 8F(2) trench cell technology. The 1-Gb SDRAM employs a hybrid bitline architecture with 512 cells/local-bitline (LBL). Four LBL pairs are connected through multiplexers to each sense amplifier (SA). Two of the LBL pairs are coupled to the SA by wiring over two other LBL pairs using hierarchical bitlines. This results in a reduction of the number of the SA's to 1/4, reducing the chip size by 6%. A hierarchical column-select-line scheme is incorporated with a hierarchical dataline (MDQ) architecture. This makes 16-bank organization possible while sharing hierarchical column decoders and second sense amplifiers. A hierarchical 8-b prefetch scheme employs four MDQ's for each read-write drive (RWD) and two RWD's for each DQ. This reduces the frequencies of the MDQ's and the RWD's to 1/8 and 1/2, respectively. A 1-V swing signaling on the RWD is used to reduce the burst current by 18 mA. The 1-V swing signaling is successfully converted to 2.1 V with self-timed first-in, first-out circuitry. The hardware data demonstrate 400-Mb/s/pin operation with a 16-mm TSOP-II package. Seamless burst operation at various frequencies has also been confirmed. These features result in a 1.6-Gb/s data rate for x32 200-MHz DDR operation with a cell/chip area efficiency of 67.5%
doi_str_mv 10.1109/4.799866
format Article
fullrecord <record><control><sourceid>proquest</sourceid><recordid>TN_cdi_proquest_miscellaneous_28182176</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>28182176</sourcerecordid><originalsourceid>FETCH-proquest_miscellaneous_281821763</originalsourceid><addsrcrecordid>eNqNirsOgjAUQDtoIj4SP6GT0cRiLxBoRyI-Fhd0Jy3WUOWhtMT49zL4AU7nnOQgNAfqAlC-CdyIcxaGA-RQCoxwj9IRGhtz7zMIGDgoibHPKamqpbdaYwiJFPWjF3KQOElSfE7S-ITf2ha4-MhWX7HUttS1Em1eaKty27VqioY3URo1-3GCFvvdZXskz7Z5dcrYrNImV2UpatV0JvMYMA-i0P97_AKBjjx2</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>28182176</pqid></control><display><type>article</type><title>A 390-mm(2), 16-bank, 1-Gb DDR SDRAM with hybrid bitlinearchitecture</title><source>IEEE Electronic Library (IEL)</source><creator>Kirihata, T ; Mueller, G ; Ji, B ; Frankowsky, G ; Ross, J M ; Terletzki, H ; Netis, D G ; Weinfurtner, O ; Hanson, D R ; Daniel, G ; Hsu, L L-C ; Sotraska, D W ; Reith, A M ; Hug, M A ; Guay, K P ; Selz, M ; Poechmueller, P ; Hoenigschmid, H ; Wordeman, M R</creator><creatorcontrib>Kirihata, T ; Mueller, G ; Ji, B ; Frankowsky, G ; Ross, J M ; Terletzki, H ; Netis, D G ; Weinfurtner, O ; Hanson, D R ; Daniel, G ; Hsu, L L-C ; Sotraska, D W ; Reith, A M ; Hug, M A ; Guay, K P ; Selz, M ; Poechmueller, P ; Hoenigschmid, H ; Wordeman, M R</creatorcontrib><description>A 390-mm(2), 16-bank, 1-Gb, double-data-rate (DDR) synchronous dynamic random access memory (SDRAM) has been fabricated in fully planarized 0.175-mum, 8F(2) trench cell technology. The 1-Gb SDRAM employs a hybrid bitline architecture with 512 cells/local-bitline (LBL). Four LBL pairs are connected through multiplexers to each sense amplifier (SA). Two of the LBL pairs are coupled to the SA by wiring over two other LBL pairs using hierarchical bitlines. This results in a reduction of the number of the SA's to 1/4, reducing the chip size by 6%. A hierarchical column-select-line scheme is incorporated with a hierarchical dataline (MDQ) architecture. This makes 16-bank organization possible while sharing hierarchical column decoders and second sense amplifiers. A hierarchical 8-b prefetch scheme employs four MDQ's for each read-write drive (RWD) and two RWD's for each DQ. This reduces the frequencies of the MDQ's and the RWD's to 1/8 and 1/2, respectively. A 1-V swing signaling on the RWD is used to reduce the burst current by 18 mA. The 1-V swing signaling is successfully converted to 2.1 V with self-timed first-in, first-out circuitry. The hardware data demonstrate 400-Mb/s/pin operation with a 16-mm TSOP-II package. Seamless burst operation at various frequencies has also been confirmed. These features result in a 1.6-Gb/s data rate for x32 200-MHz DDR operation with a cell/chip area efficiency of 67.5%</description><identifier>ISSN: 0018-9200</identifier><identifier>DOI: 10.1109/4.799866</identifier><language>eng</language><ispartof>IEEE journal of solid-state circuits, 1999-11, Vol.34 (11), p.1580-1588</ispartof><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,776,780,27901,27902</link.rule.ids></links><search><creatorcontrib>Kirihata, T</creatorcontrib><creatorcontrib>Mueller, G</creatorcontrib><creatorcontrib>Ji, B</creatorcontrib><creatorcontrib>Frankowsky, G</creatorcontrib><creatorcontrib>Ross, J M</creatorcontrib><creatorcontrib>Terletzki, H</creatorcontrib><creatorcontrib>Netis, D G</creatorcontrib><creatorcontrib>Weinfurtner, O</creatorcontrib><creatorcontrib>Hanson, D R</creatorcontrib><creatorcontrib>Daniel, G</creatorcontrib><creatorcontrib>Hsu, L L-C</creatorcontrib><creatorcontrib>Sotraska, D W</creatorcontrib><creatorcontrib>Reith, A M</creatorcontrib><creatorcontrib>Hug, M A</creatorcontrib><creatorcontrib>Guay, K P</creatorcontrib><creatorcontrib>Selz, M</creatorcontrib><creatorcontrib>Poechmueller, P</creatorcontrib><creatorcontrib>Hoenigschmid, H</creatorcontrib><creatorcontrib>Wordeman, M R</creatorcontrib><title>A 390-mm(2), 16-bank, 1-Gb DDR SDRAM with hybrid bitlinearchitecture</title><title>IEEE journal of solid-state circuits</title><description>A 390-mm(2), 16-bank, 1-Gb, double-data-rate (DDR) synchronous dynamic random access memory (SDRAM) has been fabricated in fully planarized 0.175-mum, 8F(2) trench cell technology. The 1-Gb SDRAM employs a hybrid bitline architecture with 512 cells/local-bitline (LBL). Four LBL pairs are connected through multiplexers to each sense amplifier (SA). Two of the LBL pairs are coupled to the SA by wiring over two other LBL pairs using hierarchical bitlines. This results in a reduction of the number of the SA's to 1/4, reducing the chip size by 6%. A hierarchical column-select-line scheme is incorporated with a hierarchical dataline (MDQ) architecture. This makes 16-bank organization possible while sharing hierarchical column decoders and second sense amplifiers. A hierarchical 8-b prefetch scheme employs four MDQ's for each read-write drive (RWD) and two RWD's for each DQ. This reduces the frequencies of the MDQ's and the RWD's to 1/8 and 1/2, respectively. A 1-V swing signaling on the RWD is used to reduce the burst current by 18 mA. The 1-V swing signaling is successfully converted to 2.1 V with self-timed first-in, first-out circuitry. The hardware data demonstrate 400-Mb/s/pin operation with a 16-mm TSOP-II package. Seamless burst operation at various frequencies has also been confirmed. These features result in a 1.6-Gb/s data rate for x32 200-MHz DDR operation with a cell/chip area efficiency of 67.5%</description><issn>0018-9200</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>1999</creationdate><recordtype>article</recordtype><recordid>eNqNirsOgjAUQDtoIj4SP6GT0cRiLxBoRyI-Fhd0Jy3WUOWhtMT49zL4AU7nnOQgNAfqAlC-CdyIcxaGA-RQCoxwj9IRGhtz7zMIGDgoibHPKamqpbdaYwiJFPWjF3KQOElSfE7S-ITf2ha4-MhWX7HUttS1Em1eaKty27VqioY3URo1-3GCFvvdZXskz7Z5dcrYrNImV2UpatV0JvMYMA-i0P97_AKBjjx2</recordid><startdate>19991101</startdate><enddate>19991101</enddate><creator>Kirihata, T</creator><creator>Mueller, G</creator><creator>Ji, B</creator><creator>Frankowsky, G</creator><creator>Ross, J M</creator><creator>Terletzki, H</creator><creator>Netis, D G</creator><creator>Weinfurtner, O</creator><creator>Hanson, D R</creator><creator>Daniel, G</creator><creator>Hsu, L L-C</creator><creator>Sotraska, D W</creator><creator>Reith, A M</creator><creator>Hug, M A</creator><creator>Guay, K P</creator><creator>Selz, M</creator><creator>Poechmueller, P</creator><creator>Hoenigschmid, H</creator><creator>Wordeman, M R</creator><scope>7SP</scope><scope>8FD</scope><scope>L7M</scope></search><sort><creationdate>19991101</creationdate><title>A 390-mm(2), 16-bank, 1-Gb DDR SDRAM with hybrid bitlinearchitecture</title><author>Kirihata, T ; Mueller, G ; Ji, B ; Frankowsky, G ; Ross, J M ; Terletzki, H ; Netis, D G ; Weinfurtner, O ; Hanson, D R ; Daniel, G ; Hsu, L L-C ; Sotraska, D W ; Reith, A M ; Hug, M A ; Guay, K P ; Selz, M ; Poechmueller, P ; Hoenigschmid, H ; Wordeman, M R</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-proquest_miscellaneous_281821763</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>1999</creationdate><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Kirihata, T</creatorcontrib><creatorcontrib>Mueller, G</creatorcontrib><creatorcontrib>Ji, B</creatorcontrib><creatorcontrib>Frankowsky, G</creatorcontrib><creatorcontrib>Ross, J M</creatorcontrib><creatorcontrib>Terletzki, H</creatorcontrib><creatorcontrib>Netis, D G</creatorcontrib><creatorcontrib>Weinfurtner, O</creatorcontrib><creatorcontrib>Hanson, D R</creatorcontrib><creatorcontrib>Daniel, G</creatorcontrib><creatorcontrib>Hsu, L L-C</creatorcontrib><creatorcontrib>Sotraska, D W</creatorcontrib><creatorcontrib>Reith, A M</creatorcontrib><creatorcontrib>Hug, M A</creatorcontrib><creatorcontrib>Guay, K P</creatorcontrib><creatorcontrib>Selz, M</creatorcontrib><creatorcontrib>Poechmueller, P</creatorcontrib><creatorcontrib>Hoenigschmid, H</creatorcontrib><creatorcontrib>Wordeman, M R</creatorcontrib><collection>Electronics &amp; Communications Abstracts</collection><collection>Technology Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><jtitle>IEEE journal of solid-state circuits</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Kirihata, T</au><au>Mueller, G</au><au>Ji, B</au><au>Frankowsky, G</au><au>Ross, J M</au><au>Terletzki, H</au><au>Netis, D G</au><au>Weinfurtner, O</au><au>Hanson, D R</au><au>Daniel, G</au><au>Hsu, L L-C</au><au>Sotraska, D W</au><au>Reith, A M</au><au>Hug, M A</au><au>Guay, K P</au><au>Selz, M</au><au>Poechmueller, P</au><au>Hoenigschmid, H</au><au>Wordeman, M R</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>A 390-mm(2), 16-bank, 1-Gb DDR SDRAM with hybrid bitlinearchitecture</atitle><jtitle>IEEE journal of solid-state circuits</jtitle><date>1999-11-01</date><risdate>1999</risdate><volume>34</volume><issue>11</issue><spage>1580</spage><epage>1588</epage><pages>1580-1588</pages><issn>0018-9200</issn><abstract>A 390-mm(2), 16-bank, 1-Gb, double-data-rate (DDR) synchronous dynamic random access memory (SDRAM) has been fabricated in fully planarized 0.175-mum, 8F(2) trench cell technology. The 1-Gb SDRAM employs a hybrid bitline architecture with 512 cells/local-bitline (LBL). Four LBL pairs are connected through multiplexers to each sense amplifier (SA). Two of the LBL pairs are coupled to the SA by wiring over two other LBL pairs using hierarchical bitlines. This results in a reduction of the number of the SA's to 1/4, reducing the chip size by 6%. A hierarchical column-select-line scheme is incorporated with a hierarchical dataline (MDQ) architecture. This makes 16-bank organization possible while sharing hierarchical column decoders and second sense amplifiers. A hierarchical 8-b prefetch scheme employs four MDQ's for each read-write drive (RWD) and two RWD's for each DQ. This reduces the frequencies of the MDQ's and the RWD's to 1/8 and 1/2, respectively. A 1-V swing signaling on the RWD is used to reduce the burst current by 18 mA. The 1-V swing signaling is successfully converted to 2.1 V with self-timed first-in, first-out circuitry. The hardware data demonstrate 400-Mb/s/pin operation with a 16-mm TSOP-II package. Seamless burst operation at various frequencies has also been confirmed. These features result in a 1.6-Gb/s data rate for x32 200-MHz DDR operation with a cell/chip area efficiency of 67.5%</abstract><doi>10.1109/4.799866</doi></addata></record>
fulltext fulltext
identifier ISSN: 0018-9200
ispartof IEEE journal of solid-state circuits, 1999-11, Vol.34 (11), p.1580-1588
issn 0018-9200
language eng
recordid cdi_proquest_miscellaneous_28182176
source IEEE Electronic Library (IEL)
title A 390-mm(2), 16-bank, 1-Gb DDR SDRAM with hybrid bitlinearchitecture
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-21T18%3A37%3A53IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=A%20390-mm(2),%2016-bank,%201-Gb%20DDR%20SDRAM%20with%20hybrid%20bitlinearchitecture&rft.jtitle=IEEE%20journal%20of%20solid-state%20circuits&rft.au=Kirihata,%20T&rft.date=1999-11-01&rft.volume=34&rft.issue=11&rft.spage=1580&rft.epage=1588&rft.pages=1580-1588&rft.issn=0018-9200&rft_id=info:doi/10.1109/4.799866&rft_dat=%3Cproquest%3E28182176%3C/proquest%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=28182176&rft_id=info:pmid/&rfr_iscdi=true