Design of an efficient FFT Processor for OFDM systems

Orthogonal frequency division multiplexing (OFDM) system is famous for its robustness against frequency selective fading channel and the FFT processor is the critical block in all OFDM systems. In this article, an efficient FFT processor architecture suitable for OFDM systems is proposed. In order t...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on consumer electronics 2005-11, Vol.51 (4), p.1099-1103
Hauptverfasser: Haining Jiang, Haining Jiang, Hanwen Luo, Hanwen Luo, Jifeng Tian, Jifeng Tian, Wentao Song, Wentao Song
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
Beschreibung
Zusammenfassung:Orthogonal frequency division multiplexing (OFDM) system is famous for its robustness against frequency selective fading channel and the FFT processor is the critical block in all OFDM systems. In this article, an efficient FFT processor architecture suitable for OFDM systems is proposed. In order to meet the requirements of high-speed data transmission and low-area consumption in OFDM systems, two novel butterfly algorithms - "parallel butterfly algorithm " and "dual butterfly algorithm" - are developed in the design of butterfly unit, which is the kernel in FFT processor. The FFT processor with these butterfly algorithms has high throughput and requires relatively small areas. Performance evaluation demonstrates that the proposed FFT architecture can meet the requirement of wireless LAN (IEEE 802.11a) standard.
ISSN:0098-3063
1558-4127
DOI:10.1109/TCE.2005.1561830