A CMOS monolithic image-reject filter

A CMOS inductorless image-reject filter based on active RLC circuitry is discussed and designed with the emphasis on low-noise, low-power, and gigahertz-range circuits. Two Q-enhancement techniques are utilized to circumvent the low Q characteristics inherent in the simple feedback circuit. The freq...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Analog integrated circuits and signal processing 2001-07, Vol.28 (1), p.43-51
Hauptverfasser: Chang, Y, Choma J, Jr, Wills, J
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 51
container_issue 1
container_start_page 43
container_title Analog integrated circuits and signal processing
container_volume 28
creator Chang, Y
Choma J, Jr
Wills, J
description A CMOS inductorless image-reject filter based on active RLC circuitry is discussed and designed with the emphasis on low-noise, low-power, and gigahertz-range circuits. Two Q-enhancement techniques are utilized to circumvent the low Q characteristics inherent in the simple feedback circuit. The frequency tuning is almost independent of Q tuning, facilitating the design of the automatic tuning circuitry. The stability and the tuning scheme of the filter are also discussed. Simulations using 0.6 mu m CMOS technology demonstrate the feasibility of the tunable image-reject filter for GSM wireless applications. Simulation results show 4.75 dB voltage gain, 9.5 dB noise figure, and -20 dBm IIP3 at a passband centered at 947 MHz. The image signal suppression is 60 dB at 1089 MHz and the power consumption is 27 mW.
doi_str_mv 10.1023/A:1011293719825
format Article
fullrecord <record><control><sourceid>proquest</sourceid><recordid>TN_cdi_proquest_miscellaneous_26664701</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>26664701</sourcerecordid><originalsourceid>FETCH-LOGICAL-p184t-b6dbeb9e613be0cfad6c5c29303dc91f1ae0d81d85c9bb821a915b51d645c57a3</originalsourceid><addsrcrecordid>eNotzjtPwzAUQGEPIFEKM2sW2Az32rFjs0URL6moQ8tc-XEDrpymxOn_Bwmms306jN0g3CMI-dA-IiAKKxu0RqgztgArFEeQcMEuS9kDgGhqWLDbture15tqGA9jTvNXClUa3CfxifYU5qpPeabpip33Lhe6_u-SfTw_bbtXvlq_vHXtih_R1DP3OnryljRKTxB6F3VQ4XcDZAwWe3QE0WA0KljvjUBnUXmFUdcqqMbJJbv7c4_T-H2iMu-GVALl7A40nspOaK3rBlD-ALCuQL4</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>26664701</pqid></control><display><type>article</type><title>A CMOS monolithic image-reject filter</title><source>Springer Nature - Complete Springer Journals</source><creator>Chang, Y ; Choma J, Jr ; Wills, J</creator><creatorcontrib>Chang, Y ; Choma J, Jr ; Wills, J</creatorcontrib><description>A CMOS inductorless image-reject filter based on active RLC circuitry is discussed and designed with the emphasis on low-noise, low-power, and gigahertz-range circuits. Two Q-enhancement techniques are utilized to circumvent the low Q characteristics inherent in the simple feedback circuit. The frequency tuning is almost independent of Q tuning, facilitating the design of the automatic tuning circuitry. The stability and the tuning scheme of the filter are also discussed. Simulations using 0.6 mu m CMOS technology demonstrate the feasibility of the tunable image-reject filter for GSM wireless applications. Simulation results show 4.75 dB voltage gain, 9.5 dB noise figure, and -20 dBm IIP3 at a passband centered at 947 MHz. The image signal suppression is 60 dB at 1089 MHz and the power consumption is 27 mW.</description><identifier>ISSN: 0925-1030</identifier><identifier>DOI: 10.1023/A:1011293719825</identifier><language>eng</language><ispartof>Analog integrated circuits and signal processing, 2001-07, Vol.28 (1), p.43-51</ispartof><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,778,782,27907,27908</link.rule.ids></links><search><creatorcontrib>Chang, Y</creatorcontrib><creatorcontrib>Choma J, Jr</creatorcontrib><creatorcontrib>Wills, J</creatorcontrib><title>A CMOS monolithic image-reject filter</title><title>Analog integrated circuits and signal processing</title><description>A CMOS inductorless image-reject filter based on active RLC circuitry is discussed and designed with the emphasis on low-noise, low-power, and gigahertz-range circuits. Two Q-enhancement techniques are utilized to circumvent the low Q characteristics inherent in the simple feedback circuit. The frequency tuning is almost independent of Q tuning, facilitating the design of the automatic tuning circuitry. The stability and the tuning scheme of the filter are also discussed. Simulations using 0.6 mu m CMOS technology demonstrate the feasibility of the tunable image-reject filter for GSM wireless applications. Simulation results show 4.75 dB voltage gain, 9.5 dB noise figure, and -20 dBm IIP3 at a passband centered at 947 MHz. The image signal suppression is 60 dB at 1089 MHz and the power consumption is 27 mW.</description><issn>0925-1030</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2001</creationdate><recordtype>article</recordtype><recordid>eNotzjtPwzAUQGEPIFEKM2sW2Az32rFjs0URL6moQ8tc-XEDrpymxOn_Bwmms306jN0g3CMI-dA-IiAKKxu0RqgztgArFEeQcMEuS9kDgGhqWLDbture15tqGA9jTvNXClUa3CfxifYU5qpPeabpip33Lhe6_u-SfTw_bbtXvlq_vHXtih_R1DP3OnryljRKTxB6F3VQ4XcDZAwWe3QE0WA0KljvjUBnUXmFUdcqqMbJJbv7c4_T-H2iMu-GVALl7A40nspOaK3rBlD-ALCuQL4</recordid><startdate>20010701</startdate><enddate>20010701</enddate><creator>Chang, Y</creator><creator>Choma J, Jr</creator><creator>Wills, J</creator><scope>7SP</scope><scope>8FD</scope><scope>L7M</scope></search><sort><creationdate>20010701</creationdate><title>A CMOS monolithic image-reject filter</title><author>Chang, Y ; Choma J, Jr ; Wills, J</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-p184t-b6dbeb9e613be0cfad6c5c29303dc91f1ae0d81d85c9bb821a915b51d645c57a3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2001</creationdate><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Chang, Y</creatorcontrib><creatorcontrib>Choma J, Jr</creatorcontrib><creatorcontrib>Wills, J</creatorcontrib><collection>Electronics &amp; Communications Abstracts</collection><collection>Technology Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><jtitle>Analog integrated circuits and signal processing</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Chang, Y</au><au>Choma J, Jr</au><au>Wills, J</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>A CMOS monolithic image-reject filter</atitle><jtitle>Analog integrated circuits and signal processing</jtitle><date>2001-07-01</date><risdate>2001</risdate><volume>28</volume><issue>1</issue><spage>43</spage><epage>51</epage><pages>43-51</pages><issn>0925-1030</issn><abstract>A CMOS inductorless image-reject filter based on active RLC circuitry is discussed and designed with the emphasis on low-noise, low-power, and gigahertz-range circuits. Two Q-enhancement techniques are utilized to circumvent the low Q characteristics inherent in the simple feedback circuit. The frequency tuning is almost independent of Q tuning, facilitating the design of the automatic tuning circuitry. The stability and the tuning scheme of the filter are also discussed. Simulations using 0.6 mu m CMOS technology demonstrate the feasibility of the tunable image-reject filter for GSM wireless applications. Simulation results show 4.75 dB voltage gain, 9.5 dB noise figure, and -20 dBm IIP3 at a passband centered at 947 MHz. The image signal suppression is 60 dB at 1089 MHz and the power consumption is 27 mW.</abstract><doi>10.1023/A:1011293719825</doi><tpages>9</tpages></addata></record>
fulltext fulltext
identifier ISSN: 0925-1030
ispartof Analog integrated circuits and signal processing, 2001-07, Vol.28 (1), p.43-51
issn 0925-1030
language eng
recordid cdi_proquest_miscellaneous_26664701
source Springer Nature - Complete Springer Journals
title A CMOS monolithic image-reject filter
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-16T17%3A20%3A32IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=A%20CMOS%20monolithic%20image-reject%20filter&rft.jtitle=Analog%20integrated%20circuits%20and%20signal%20processing&rft.au=Chang,%20Y&rft.date=2001-07-01&rft.volume=28&rft.issue=1&rft.spage=43&rft.epage=51&rft.pages=43-51&rft.issn=0925-1030&rft_id=info:doi/10.1023/A:1011293719825&rft_dat=%3Cproquest%3E26664701%3C/proquest%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=26664701&rft_id=info:pmid/&rfr_iscdi=true