Impact of Post-Trench Processing on the Electrical Characteristics of 4H-SiC Trench-MOS Structures with Thick Top and Bottom Oxides
This study focuses on the evaluation of different post-trench processes (PTPs) for Trench-MOSFETs. Thereto, two different types of inert gas anneals at process temperatures above 1250 °C are compared to a sacrificial oxidation as PTP. The fabricated 4H-SiC Trench-MOS structures feature a thick silic...
Gespeichert in:
Veröffentlicht in: | Materials science forum 2015-06, Vol.821-823, p.753-756 |
---|---|
Hauptverfasser: | , , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 756 |
---|---|
container_issue | |
container_start_page | 753 |
container_title | Materials science forum |
container_volume | 821-823 |
creator | Rambach, Martin Grieb, Michael Banzhaf, Christian T. Bauer, Anton J. Frey, Lothar |
description | This study focuses on the evaluation of different post-trench processes (PTPs) for Trench-MOSFETs. Thereto, two different types of inert gas anneals at process temperatures above 1250 °C are compared to a sacrificial oxidation as PTP. The fabricated 4H-SiC Trench-MOS structures feature a thick silicon dioxide (SiO2) both at the wafer surface (‘top’) and in the bottom of the trenches (‘bottom’) in order to characterize only the thin gate oxide at the trenched sidewalls. It is shown that an inert gas anneal at a process temperature between 1400 °C and 1550 °C yields uniform current/electric field strength (IE) values and excellent dielectric breakdown field strengths up to 12 MV/cm using a SiO2 gate oxide of approximately 40 nm thickness. Charge-to-breakdown (QBD) measurements at a temperature T of 200 °C confirm the necessity of a high temperature inert gas anneal after 4H-SiC trench etching in order to fabricate reliable Trench-MOS devices. QBD values up to 16.2 C/cm² have been measured at trenched and high temperature annealed sidewalls, which is about twice the measured maximum QBD value of the corresponding planar reference MOS structure. The capacitive MOS interface characterization points out the need for a sacrificial oxidation subsequent to a high temperature inert gas anneal in order to ensure a high quality MOS interface with excellent electrical properties. |
doi_str_mv | 10.4028/www.scientific.net/MSF.821-823.753 |
format | Article |
fullrecord | <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_miscellaneous_1793228701</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>1793228701</sourcerecordid><originalsourceid>FETCH-LOGICAL-c3163-1deba131d2b7286579792584c0ec3766038271a983bf1d887e796a5ee0732f813</originalsourceid><addsrcrecordid>eNqNkU1rGzEQhkVpIW6a_yDopRR2o49dSXts3HxBggN2z0LWznaVriVX0uL2nD9eGRdaeuphmMvzvjPwIPSRkrohTF0eDoc6WQc-u8HZ2kO-fFzf1IrRSjFey5a_QgsqBKs62bLXaEFY21ZtI8UZepvSMyGcKioW6OV-tzc24zDgp5BytYng7YifYrCQkvNfcfA4j4CvJ7A5OmsmvBxNLBmILmVn0zHb3FVrt8SndPW4WuN1jrPNc4SEDy6PeDM6-w1vwh4b3-OrkHPY4dUP10N6h94MZkpw8Xufoy8315vlXfWwur1ffnqoLKeCV7SHraGc9mwrmRKt7GTHWtVYApZLIQhXTFLTKb4daK-UBNkJ0wIQydmgKD9HH069-xi-z5Cy3rlkYZqMhzAnTWXHGVOSHNH3_6DPYY6-fHekKBdENKJQVyfKxpBShEHvo9uZ-FNToo-edPGk_3jSxZMunnTxVIbr4qmUfD6V5Gh8ymDHv279f80vH0Ck9Q</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>1791360646</pqid></control><display><type>article</type><title>Impact of Post-Trench Processing on the Electrical Characteristics of 4H-SiC Trench-MOS Structures with Thick Top and Bottom Oxides</title><source>ProQuest Central Essentials</source><source>ProQuest Central (Alumni Edition)</source><source>ProQuest Central Student</source><source>Scientific.net Journals</source><creator>Rambach, Martin ; Grieb, Michael ; Banzhaf, Christian T. ; Bauer, Anton J. ; Frey, Lothar</creator><creatorcontrib>Rambach, Martin ; Grieb, Michael ; Banzhaf, Christian T. ; Bauer, Anton J. ; Frey, Lothar</creatorcontrib><description>This study focuses on the evaluation of different post-trench processes (PTPs) for Trench-MOSFETs. Thereto, two different types of inert gas anneals at process temperatures above 1250 °C are compared to a sacrificial oxidation as PTP. The fabricated 4H-SiC Trench-MOS structures feature a thick silicon dioxide (SiO2) both at the wafer surface (‘top’) and in the bottom of the trenches (‘bottom’) in order to characterize only the thin gate oxide at the trenched sidewalls. It is shown that an inert gas anneal at a process temperature between 1400 °C and 1550 °C yields uniform current/electric field strength (IE) values and excellent dielectric breakdown field strengths up to 12 MV/cm using a SiO2 gate oxide of approximately 40 nm thickness. Charge-to-breakdown (QBD) measurements at a temperature T of 200 °C confirm the necessity of a high temperature inert gas anneal after 4H-SiC trench etching in order to fabricate reliable Trench-MOS devices. QBD values up to 16.2 C/cm² have been measured at trenched and high temperature annealed sidewalls, which is about twice the measured maximum QBD value of the corresponding planar reference MOS structure. The capacitive MOS interface characterization points out the need for a sacrificial oxidation subsequent to a high temperature inert gas anneal in order to ensure a high quality MOS interface with excellent electrical properties.</description><identifier>ISSN: 0255-5476</identifier><identifier>ISSN: 1662-9752</identifier><identifier>EISSN: 1662-9752</identifier><identifier>DOI: 10.4028/www.scientific.net/MSF.821-823.753</identifier><language>eng</language><publisher>Pfaffikon: Trans Tech Publications Ltd</publisher><subject>Annealing ; Gates ; Inert ; Oxidation ; Oxides ; Silicon dioxide ; Trenches ; Yield strength</subject><ispartof>Materials science forum, 2015-06, Vol.821-823, p.753-756</ispartof><rights>2015 Trans Tech Publications Ltd</rights><rights>Copyright Trans Tech Publications Ltd. Jun 2015</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c3163-1deba131d2b7286579792584c0ec3766038271a983bf1d887e796a5ee0732f813</citedby><cites>FETCH-LOGICAL-c3163-1deba131d2b7286579792584c0ec3766038271a983bf1d887e796a5ee0732f813</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Uhttps://www.scientific.net/Image/TitleCover/4007?width=600</thumbnail><linktohtml>$$Uhttps://www.proquest.com/docview/1791360646?pq-origsite=primo$$EHTML$$P50$$Gproquest$$H</linktohtml><link.rule.ids>314,780,784,21387,21388,23254,27922,27923,33528,33529,33701,33702,34312,34313,43657,43785,44065</link.rule.ids></links><search><creatorcontrib>Rambach, Martin</creatorcontrib><creatorcontrib>Grieb, Michael</creatorcontrib><creatorcontrib>Banzhaf, Christian T.</creatorcontrib><creatorcontrib>Bauer, Anton J.</creatorcontrib><creatorcontrib>Frey, Lothar</creatorcontrib><title>Impact of Post-Trench Processing on the Electrical Characteristics of 4H-SiC Trench-MOS Structures with Thick Top and Bottom Oxides</title><title>Materials science forum</title><description>This study focuses on the evaluation of different post-trench processes (PTPs) for Trench-MOSFETs. Thereto, two different types of inert gas anneals at process temperatures above 1250 °C are compared to a sacrificial oxidation as PTP. The fabricated 4H-SiC Trench-MOS structures feature a thick silicon dioxide (SiO2) both at the wafer surface (‘top’) and in the bottom of the trenches (‘bottom’) in order to characterize only the thin gate oxide at the trenched sidewalls. It is shown that an inert gas anneal at a process temperature between 1400 °C and 1550 °C yields uniform current/electric field strength (IE) values and excellent dielectric breakdown field strengths up to 12 MV/cm using a SiO2 gate oxide of approximately 40 nm thickness. Charge-to-breakdown (QBD) measurements at a temperature T of 200 °C confirm the necessity of a high temperature inert gas anneal after 4H-SiC trench etching in order to fabricate reliable Trench-MOS devices. QBD values up to 16.2 C/cm² have been measured at trenched and high temperature annealed sidewalls, which is about twice the measured maximum QBD value of the corresponding planar reference MOS structure. The capacitive MOS interface characterization points out the need for a sacrificial oxidation subsequent to a high temperature inert gas anneal in order to ensure a high quality MOS interface with excellent electrical properties.</description><subject>Annealing</subject><subject>Gates</subject><subject>Inert</subject><subject>Oxidation</subject><subject>Oxides</subject><subject>Silicon dioxide</subject><subject>Trenches</subject><subject>Yield strength</subject><issn>0255-5476</issn><issn>1662-9752</issn><issn>1662-9752</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2015</creationdate><recordtype>article</recordtype><sourceid>ABUWG</sourceid><sourceid>AFKRA</sourceid><sourceid>AZQEC</sourceid><sourceid>BENPR</sourceid><sourceid>CCPQU</sourceid><sourceid>DWQXO</sourceid><sourceid>GNUQQ</sourceid><recordid>eNqNkU1rGzEQhkVpIW6a_yDopRR2o49dSXts3HxBggN2z0LWznaVriVX0uL2nD9eGRdaeuphmMvzvjPwIPSRkrohTF0eDoc6WQc-u8HZ2kO-fFzf1IrRSjFey5a_QgsqBKs62bLXaEFY21ZtI8UZepvSMyGcKioW6OV-tzc24zDgp5BytYng7YifYrCQkvNfcfA4j4CvJ7A5OmsmvBxNLBmILmVn0zHb3FVrt8SndPW4WuN1jrPNc4SEDy6PeDM6-w1vwh4b3-OrkHPY4dUP10N6h94MZkpw8Xufoy8315vlXfWwur1ffnqoLKeCV7SHraGc9mwrmRKt7GTHWtVYApZLIQhXTFLTKb4daK-UBNkJ0wIQydmgKD9HH069-xi-z5Cy3rlkYZqMhzAnTWXHGVOSHNH3_6DPYY6-fHekKBdENKJQVyfKxpBShEHvo9uZ-FNToo-edPGk_3jSxZMunnTxVIbr4qmUfD6V5Gh8ymDHv279f80vH0Ck9Q</recordid><startdate>20150630</startdate><enddate>20150630</enddate><creator>Rambach, Martin</creator><creator>Grieb, Michael</creator><creator>Banzhaf, Christian T.</creator><creator>Bauer, Anton J.</creator><creator>Frey, Lothar</creator><general>Trans Tech Publications Ltd</general><scope>AAYXX</scope><scope>CITATION</scope><scope>3V.</scope><scope>7SR</scope><scope>7XB</scope><scope>88I</scope><scope>8BQ</scope><scope>8FD</scope><scope>8FE</scope><scope>8FG</scope><scope>8FK</scope><scope>ABJCF</scope><scope>ABUWG</scope><scope>AFKRA</scope><scope>AZQEC</scope><scope>BENPR</scope><scope>BGLVJ</scope><scope>CCPQU</scope><scope>D1I</scope><scope>DWQXO</scope><scope>GNUQQ</scope><scope>HCIFZ</scope><scope>JG9</scope><scope>KB.</scope><scope>M2P</scope><scope>PDBOC</scope><scope>PQEST</scope><scope>PQQKQ</scope><scope>PQUKI</scope><scope>PRINS</scope><scope>Q9U</scope></search><sort><creationdate>20150630</creationdate><title>Impact of Post-Trench Processing on the Electrical Characteristics of 4H-SiC Trench-MOS Structures with Thick Top and Bottom Oxides</title><author>Rambach, Martin ; Grieb, Michael ; Banzhaf, Christian T. ; Bauer, Anton J. ; Frey, Lothar</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c3163-1deba131d2b7286579792584c0ec3766038271a983bf1d887e796a5ee0732f813</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2015</creationdate><topic>Annealing</topic><topic>Gates</topic><topic>Inert</topic><topic>Oxidation</topic><topic>Oxides</topic><topic>Silicon dioxide</topic><topic>Trenches</topic><topic>Yield strength</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Rambach, Martin</creatorcontrib><creatorcontrib>Grieb, Michael</creatorcontrib><creatorcontrib>Banzhaf, Christian T.</creatorcontrib><creatorcontrib>Bauer, Anton J.</creatorcontrib><creatorcontrib>Frey, Lothar</creatorcontrib><collection>CrossRef</collection><collection>ProQuest Central (Corporate)</collection><collection>Engineered Materials Abstracts</collection><collection>ProQuest Central (purchase pre-March 2016)</collection><collection>Science Database (Alumni Edition)</collection><collection>METADEX</collection><collection>Technology Research Database</collection><collection>ProQuest SciTech Collection</collection><collection>ProQuest Technology Collection</collection><collection>ProQuest Central (Alumni) (purchase pre-March 2016)</collection><collection>Materials Science & Engineering Collection</collection><collection>ProQuest Central (Alumni Edition)</collection><collection>ProQuest Central UK/Ireland</collection><collection>ProQuest Central Essentials</collection><collection>ProQuest Central</collection><collection>Technology Collection (ProQuest)</collection><collection>ProQuest One Community College</collection><collection>ProQuest Materials Science Collection</collection><collection>ProQuest Central Korea</collection><collection>ProQuest Central Student</collection><collection>SciTech Premium Collection</collection><collection>Materials Research Database</collection><collection>Materials Science Database</collection><collection>Science Database (ProQuest)</collection><collection>Materials Science Collection</collection><collection>ProQuest One Academic Eastern Edition (DO NOT USE)</collection><collection>ProQuest One Academic</collection><collection>ProQuest One Academic UKI Edition</collection><collection>ProQuest Central China</collection><collection>ProQuest Central Basic</collection><jtitle>Materials science forum</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Rambach, Martin</au><au>Grieb, Michael</au><au>Banzhaf, Christian T.</au><au>Bauer, Anton J.</au><au>Frey, Lothar</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Impact of Post-Trench Processing on the Electrical Characteristics of 4H-SiC Trench-MOS Structures with Thick Top and Bottom Oxides</atitle><jtitle>Materials science forum</jtitle><date>2015-06-30</date><risdate>2015</risdate><volume>821-823</volume><spage>753</spage><epage>756</epage><pages>753-756</pages><issn>0255-5476</issn><issn>1662-9752</issn><eissn>1662-9752</eissn><abstract>This study focuses on the evaluation of different post-trench processes (PTPs) for Trench-MOSFETs. Thereto, two different types of inert gas anneals at process temperatures above 1250 °C are compared to a sacrificial oxidation as PTP. The fabricated 4H-SiC Trench-MOS structures feature a thick silicon dioxide (SiO2) both at the wafer surface (‘top’) and in the bottom of the trenches (‘bottom’) in order to characterize only the thin gate oxide at the trenched sidewalls. It is shown that an inert gas anneal at a process temperature between 1400 °C and 1550 °C yields uniform current/electric field strength (IE) values and excellent dielectric breakdown field strengths up to 12 MV/cm using a SiO2 gate oxide of approximately 40 nm thickness. Charge-to-breakdown (QBD) measurements at a temperature T of 200 °C confirm the necessity of a high temperature inert gas anneal after 4H-SiC trench etching in order to fabricate reliable Trench-MOS devices. QBD values up to 16.2 C/cm² have been measured at trenched and high temperature annealed sidewalls, which is about twice the measured maximum QBD value of the corresponding planar reference MOS structure. The capacitive MOS interface characterization points out the need for a sacrificial oxidation subsequent to a high temperature inert gas anneal in order to ensure a high quality MOS interface with excellent electrical properties.</abstract><cop>Pfaffikon</cop><pub>Trans Tech Publications Ltd</pub><doi>10.4028/www.scientific.net/MSF.821-823.753</doi><tpages>4</tpages></addata></record> |
fulltext | fulltext |
identifier | ISSN: 0255-5476 |
ispartof | Materials science forum, 2015-06, Vol.821-823, p.753-756 |
issn | 0255-5476 1662-9752 1662-9752 |
language | eng |
recordid | cdi_proquest_miscellaneous_1793228701 |
source | ProQuest Central Essentials; ProQuest Central (Alumni Edition); ProQuest Central Student; Scientific.net Journals |
subjects | Annealing Gates Inert Oxidation Oxides Silicon dioxide Trenches Yield strength |
title | Impact of Post-Trench Processing on the Electrical Characteristics of 4H-SiC Trench-MOS Structures with Thick Top and Bottom Oxides |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-09T15%3A09%3A28IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Impact%20of%20Post-Trench%20Processing%20on%20the%20Electrical%20Characteristics%20of%204H-SiC%20Trench-MOS%20Structures%20with%20Thick%20Top%20and%20Bottom%20Oxides&rft.jtitle=Materials%20science%20forum&rft.au=Rambach,%20Martin&rft.date=2015-06-30&rft.volume=821-823&rft.spage=753&rft.epage=756&rft.pages=753-756&rft.issn=0255-5476&rft.eissn=1662-9752&rft_id=info:doi/10.4028/www.scientific.net/MSF.821-823.753&rft_dat=%3Cproquest_cross%3E1793228701%3C/proquest_cross%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=1791360646&rft_id=info:pmid/&rfr_iscdi=true |