A Novel Approach for Estimation and Optimization of Memory In Low Power Embedded Systems

The paper describes a method for estimation and optimization of memory size in low power embedded systems. This approach can be treated as a pathfinder to efficiently optimize the memory module, in turn optimizing the design time. It can be even employed for high level memory exploration application...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:International Journal of Computer Theory and Engineering 2009-12, Vol.1 (5), p.581-587
Hauptverfasser: C, Srilatha, V, Guru Rao C.
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 587
container_issue 5
container_start_page 581
container_title International Journal of Computer Theory and Engineering
container_volume 1
creator C, Srilatha
V, Guru Rao C.
description The paper describes a method for estimation and optimization of memory size in low power embedded systems. This approach can be treated as a pathfinder to efficiently optimize the memory module, in turn optimizing the design time. It can be even employed for high level memory exploration applications while successfully meeting the performance - cost design metrics of the system. The paper concludes with an implementation example of a Speech Recognition module, showing an effective reduction in the memory requirement of the system after memory optimization. Depending upon the results, even algorithm based optimization can be done with an aim of further reducing the memory size.
doi_str_mv 10.7763/IJCTE.2009.V1.93
format Article
fullrecord <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_miscellaneous_1671523437</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>3093080271</sourcerecordid><originalsourceid>FETCH-LOGICAL-c1027-1f44480d40ea898e90eb5cd727b82922c8ab2d167fcb4aa4c28c76d0ba573b4f3</originalsourceid><addsrcrecordid>eNpdkDtPwzAURj2ARFW6M1piYUnwq7E9VlWBokKRKBWb5VdEUBKHOKUqvx5DmZiu7tX5rj4dAC4wyjkv6PXyfr5Z5AQhmW9xLukJGGEuaSYIwmdgEmNlEEaFJLggI_A6g4_h09dw1nV90PYNlqGHizhUjR6q0ELdOrju0lp9HQ-hhA--Cf0BLlu4Cnv4FPY-RRrjnfMOPh_i4Jt4Dk5LXUc_-Ztj8HKz2MzvstX6djmfrTKLEeEZLhljAjmGvBZSeIm8mVrHCTeCSEKs0IY4XPDSGqY1s0RYXjhk9JRTw0o6BlfHv6n-x87HQTVVtL6udevDLqoUxVNCGeUJvfyHvodd36Z2CjOGMONYsEShI2X7EGPvS9X1SUZ_UBipH8Pq17D6May2WElKvwEEpW--</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>1440147184</pqid></control><display><type>article</type><title>A Novel Approach for Estimation and Optimization of Memory In Low Power Embedded Systems</title><source>EZB-FREE-00999 freely available EZB journals</source><creator>C, Srilatha ; V, Guru Rao C.</creator><creatorcontrib>C, Srilatha ; V, Guru Rao C.</creatorcontrib><description>The paper describes a method for estimation and optimization of memory size in low power embedded systems. This approach can be treated as a pathfinder to efficiently optimize the memory module, in turn optimizing the design time. It can be even employed for high level memory exploration applications while successfully meeting the performance - cost design metrics of the system. The paper concludes with an implementation example of a Speech Recognition module, showing an effective reduction in the memory requirement of the system after memory optimization. Depending upon the results, even algorithm based optimization can be done with an aim of further reducing the memory size.</description><identifier>ISSN: 1793-8201</identifier><identifier>DOI: 10.7763/IJCTE.2009.V1.93</identifier><language>eng</language><publisher>Singapore: IACSIT Press</publisher><subject>Algorithms ; Design engineering ; Embedded computer systems ; Exploration ; Meetings ; Modules ; Optimization ; Speech recognition</subject><ispartof>International Journal of Computer Theory and Engineering, 2009-12, Vol.1 (5), p.581-587</ispartof><rights>Copyright IACSIT Press Dec 2009</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><cites>FETCH-LOGICAL-c1027-1f44480d40ea898e90eb5cd727b82922c8ab2d167fcb4aa4c28c76d0ba573b4f3</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,777,781,27905,27906</link.rule.ids></links><search><creatorcontrib>C, Srilatha</creatorcontrib><creatorcontrib>V, Guru Rao C.</creatorcontrib><title>A Novel Approach for Estimation and Optimization of Memory In Low Power Embedded Systems</title><title>International Journal of Computer Theory and Engineering</title><description>The paper describes a method for estimation and optimization of memory size in low power embedded systems. This approach can be treated as a pathfinder to efficiently optimize the memory module, in turn optimizing the design time. It can be even employed for high level memory exploration applications while successfully meeting the performance - cost design metrics of the system. The paper concludes with an implementation example of a Speech Recognition module, showing an effective reduction in the memory requirement of the system after memory optimization. Depending upon the results, even algorithm based optimization can be done with an aim of further reducing the memory size.</description><subject>Algorithms</subject><subject>Design engineering</subject><subject>Embedded computer systems</subject><subject>Exploration</subject><subject>Meetings</subject><subject>Modules</subject><subject>Optimization</subject><subject>Speech recognition</subject><issn>1793-8201</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2009</creationdate><recordtype>article</recordtype><recordid>eNpdkDtPwzAURj2ARFW6M1piYUnwq7E9VlWBokKRKBWb5VdEUBKHOKUqvx5DmZiu7tX5rj4dAC4wyjkv6PXyfr5Z5AQhmW9xLukJGGEuaSYIwmdgEmNlEEaFJLggI_A6g4_h09dw1nV90PYNlqGHizhUjR6q0ELdOrju0lp9HQ-hhA--Cf0BLlu4Cnv4FPY-RRrjnfMOPh_i4Jt4Dk5LXUc_-Ztj8HKz2MzvstX6djmfrTKLEeEZLhljAjmGvBZSeIm8mVrHCTeCSEKs0IY4XPDSGqY1s0RYXjhk9JRTw0o6BlfHv6n-x87HQTVVtL6udevDLqoUxVNCGeUJvfyHvodd36Z2CjOGMONYsEShI2X7EGPvS9X1SUZ_UBipH8Pq17D6May2WElKvwEEpW--</recordid><startdate>20091201</startdate><enddate>20091201</enddate><creator>C, Srilatha</creator><creator>V, Guru Rao C.</creator><general>IACSIT Press</general><scope>AAYXX</scope><scope>CITATION</scope><scope>7SC</scope><scope>8FD</scope><scope>JQ2</scope><scope>L7M</scope><scope>L~C</scope><scope>L~D</scope></search><sort><creationdate>20091201</creationdate><title>A Novel Approach for Estimation and Optimization of Memory In Low Power Embedded Systems</title><author>C, Srilatha ; V, Guru Rao C.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c1027-1f44480d40ea898e90eb5cd727b82922c8ab2d167fcb4aa4c28c76d0ba573b4f3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2009</creationdate><topic>Algorithms</topic><topic>Design engineering</topic><topic>Embedded computer systems</topic><topic>Exploration</topic><topic>Meetings</topic><topic>Modules</topic><topic>Optimization</topic><topic>Speech recognition</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>C, Srilatha</creatorcontrib><creatorcontrib>V, Guru Rao C.</creatorcontrib><collection>CrossRef</collection><collection>Computer and Information Systems Abstracts</collection><collection>Technology Research Database</collection><collection>ProQuest Computer Science Collection</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Computer and Information Systems Abstracts – Academic</collection><collection>Computer and Information Systems Abstracts Professional</collection><jtitle>International Journal of Computer Theory and Engineering</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>C, Srilatha</au><au>V, Guru Rao C.</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>A Novel Approach for Estimation and Optimization of Memory In Low Power Embedded Systems</atitle><jtitle>International Journal of Computer Theory and Engineering</jtitle><date>2009-12-01</date><risdate>2009</risdate><volume>1</volume><issue>5</issue><spage>581</spage><epage>587</epage><pages>581-587</pages><issn>1793-8201</issn><abstract>The paper describes a method for estimation and optimization of memory size in low power embedded systems. This approach can be treated as a pathfinder to efficiently optimize the memory module, in turn optimizing the design time. It can be even employed for high level memory exploration applications while successfully meeting the performance - cost design metrics of the system. The paper concludes with an implementation example of a Speech Recognition module, showing an effective reduction in the memory requirement of the system after memory optimization. Depending upon the results, even algorithm based optimization can be done with an aim of further reducing the memory size.</abstract><cop>Singapore</cop><pub>IACSIT Press</pub><doi>10.7763/IJCTE.2009.V1.93</doi><tpages>7</tpages></addata></record>
fulltext fulltext
identifier ISSN: 1793-8201
ispartof International Journal of Computer Theory and Engineering, 2009-12, Vol.1 (5), p.581-587
issn 1793-8201
language eng
recordid cdi_proquest_miscellaneous_1671523437
source EZB-FREE-00999 freely available EZB journals
subjects Algorithms
Design engineering
Embedded computer systems
Exploration
Meetings
Modules
Optimization
Speech recognition
title A Novel Approach for Estimation and Optimization of Memory In Low Power Embedded Systems
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-21T08%3A48%3A27IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=A%20Novel%20Approach%20for%20Estimation%20and%20Optimization%20of%20Memory%20In%20Low%20Power%20Embedded%20Systems&rft.jtitle=International%20Journal%20of%20Computer%20Theory%20and%20Engineering&rft.au=C,%20Srilatha&rft.date=2009-12-01&rft.volume=1&rft.issue=5&rft.spage=581&rft.epage=587&rft.pages=581-587&rft.issn=1793-8201&rft_id=info:doi/10.7763/IJCTE.2009.V1.93&rft_dat=%3Cproquest_cross%3E3093080271%3C/proquest_cross%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=1440147184&rft_id=info:pmid/&rfr_iscdi=true