NOVEL REVERSIBLE VARIABLE PRECISION MULTIPLIER USING REVERSIBLE LOGIC GATES

Multipliers play a vital role in digital systems especially in digital processors. There are many algorithms and designs were proposed in the earlier works, but still there is a need and a greater interest in designing a less complex, low power consuming, fastest multipliers. Reversible logic design...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Journal of computer science 2014, Vol.10 (7), p.1135-1138
Hauptverfasser: Saravanan, M, Manic, K Suresh
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 1138
container_issue 7
container_start_page 1135
container_title Journal of computer science
container_volume 10
creator Saravanan, M
Manic, K Suresh
description Multipliers play a vital role in digital systems especially in digital processors. There are many algorithms and designs were proposed in the earlier works, but still there is a need and a greater interest in designing a less complex, low power consuming, fastest multipliers. Reversible logic design became the promising technologies gaining greater interest due to less dissipation of heat and low power consumption. In this study, a reversible logic gate based design of variable precision multiplier is proposed which have the greater efficiency in power consumption and speed since the partial products received are accumulated as soon as they are computed which results reduction in the need of memory.
doi_str_mv 10.3844/jcssp.2014.1135.1138
format Article
fullrecord <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_miscellaneous_1567136081</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>1567136081</sourcerecordid><originalsourceid>FETCH-LOGICAL-c1948-740d51e632489bfb14c531c0ff0130d6c0fbd6c38836413d03d9fbbed33b76f83</originalsourceid><addsrcrecordid>eNpNkDFPwzAQRi0EEqXwDxgysqT4co7jjKEyxSKkVdJ2tZrEllq1JMR04N9Ttwws777h6YZHyCPQCQrGnneNc_0kosAmABh7iCsygjiOQs5pcu03S0PkyG_JnXM7SpFHSTQi78V8LfOglGtZVuoll8E6K1Xmx6KUU1WpeRF8rPKlWuRKlsGqUsXsv57PZ2oazLKlrO7Jjd3snXn4u2OyepXL6Vt4drI8bCBlIkwYbWMwHCMm0trWwJoYoaHWUkDa8tOqT0QhkDPAlmKb2ro2LWKdcCtwTJ4uf_uh-zoa960PW9eY_X7zabqj0xDzBJBTASeVXdRm6JwbjNX9sD1shh8NVPt2-txO-3bat_MQ-AscMlw4</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>1567136081</pqid></control><display><type>article</type><title>NOVEL REVERSIBLE VARIABLE PRECISION MULTIPLIER USING REVERSIBLE LOGIC GATES</title><source>EZB-FREE-00999 freely available EZB journals</source><creator>Saravanan, M ; Manic, K Suresh</creator><creatorcontrib>Saravanan, M ; Manic, K Suresh</creatorcontrib><description>Multipliers play a vital role in digital systems especially in digital processors. There are many algorithms and designs were proposed in the earlier works, but still there is a need and a greater interest in designing a less complex, low power consuming, fastest multipliers. Reversible logic design became the promising technologies gaining greater interest due to less dissipation of heat and low power consumption. In this study, a reversible logic gate based design of variable precision multiplier is proposed which have the greater efficiency in power consumption and speed since the partial products received are accumulated as soon as they are computed which results reduction in the need of memory.</description><identifier>ISSN: 1549-3636</identifier><identifier>EISSN: 1552-6607</identifier><identifier>DOI: 10.3844/jcssp.2014.1135.1138</identifier><language>eng</language><subject>Design engineering ; Digital systems ; Dissipation ; Gates ; Logic ; Mathematical models ; Multipliers ; Power consumption</subject><ispartof>Journal of computer science, 2014, Vol.10 (7), p.1135-1138</ispartof><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,776,780,4009,27902,27903,27904</link.rule.ids></links><search><creatorcontrib>Saravanan, M</creatorcontrib><creatorcontrib>Manic, K Suresh</creatorcontrib><title>NOVEL REVERSIBLE VARIABLE PRECISION MULTIPLIER USING REVERSIBLE LOGIC GATES</title><title>Journal of computer science</title><description>Multipliers play a vital role in digital systems especially in digital processors. There are many algorithms and designs were proposed in the earlier works, but still there is a need and a greater interest in designing a less complex, low power consuming, fastest multipliers. Reversible logic design became the promising technologies gaining greater interest due to less dissipation of heat and low power consumption. In this study, a reversible logic gate based design of variable precision multiplier is proposed which have the greater efficiency in power consumption and speed since the partial products received are accumulated as soon as they are computed which results reduction in the need of memory.</description><subject>Design engineering</subject><subject>Digital systems</subject><subject>Dissipation</subject><subject>Gates</subject><subject>Logic</subject><subject>Mathematical models</subject><subject>Multipliers</subject><subject>Power consumption</subject><issn>1549-3636</issn><issn>1552-6607</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2014</creationdate><recordtype>article</recordtype><recordid>eNpNkDFPwzAQRi0EEqXwDxgysqT4co7jjKEyxSKkVdJ2tZrEllq1JMR04N9Ttwws777h6YZHyCPQCQrGnneNc_0kosAmABh7iCsygjiOQs5pcu03S0PkyG_JnXM7SpFHSTQi78V8LfOglGtZVuoll8E6K1Xmx6KUU1WpeRF8rPKlWuRKlsGqUsXsv57PZ2oazLKlrO7Jjd3snXn4u2OyepXL6Vt4drI8bCBlIkwYbWMwHCMm0trWwJoYoaHWUkDa8tOqT0QhkDPAlmKb2ro2LWKdcCtwTJ4uf_uh-zoa960PW9eY_X7zabqj0xDzBJBTASeVXdRm6JwbjNX9sD1shh8NVPt2-txO-3bat_MQ-AscMlw4</recordid><startdate>2014</startdate><enddate>2014</enddate><creator>Saravanan, M</creator><creator>Manic, K Suresh</creator><scope>AAYXX</scope><scope>CITATION</scope><scope>7SC</scope><scope>7SP</scope><scope>8FD</scope><scope>JQ2</scope><scope>L7M</scope><scope>L~C</scope><scope>L~D</scope></search><sort><creationdate>2014</creationdate><title>NOVEL REVERSIBLE VARIABLE PRECISION MULTIPLIER USING REVERSIBLE LOGIC GATES</title><author>Saravanan, M ; Manic, K Suresh</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c1948-740d51e632489bfb14c531c0ff0130d6c0fbd6c38836413d03d9fbbed33b76f83</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2014</creationdate><topic>Design engineering</topic><topic>Digital systems</topic><topic>Dissipation</topic><topic>Gates</topic><topic>Logic</topic><topic>Mathematical models</topic><topic>Multipliers</topic><topic>Power consumption</topic><toplevel>online_resources</toplevel><creatorcontrib>Saravanan, M</creatorcontrib><creatorcontrib>Manic, K Suresh</creatorcontrib><collection>CrossRef</collection><collection>Computer and Information Systems Abstracts</collection><collection>Electronics &amp; Communications Abstracts</collection><collection>Technology Research Database</collection><collection>ProQuest Computer Science Collection</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Computer and Information Systems Abstracts – Academic</collection><collection>Computer and Information Systems Abstracts Professional</collection><jtitle>Journal of computer science</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Saravanan, M</au><au>Manic, K Suresh</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>NOVEL REVERSIBLE VARIABLE PRECISION MULTIPLIER USING REVERSIBLE LOGIC GATES</atitle><jtitle>Journal of computer science</jtitle><date>2014</date><risdate>2014</risdate><volume>10</volume><issue>7</issue><spage>1135</spage><epage>1138</epage><pages>1135-1138</pages><issn>1549-3636</issn><eissn>1552-6607</eissn><abstract>Multipliers play a vital role in digital systems especially in digital processors. There are many algorithms and designs were proposed in the earlier works, but still there is a need and a greater interest in designing a less complex, low power consuming, fastest multipliers. Reversible logic design became the promising technologies gaining greater interest due to less dissipation of heat and low power consumption. In this study, a reversible logic gate based design of variable precision multiplier is proposed which have the greater efficiency in power consumption and speed since the partial products received are accumulated as soon as they are computed which results reduction in the need of memory.</abstract><doi>10.3844/jcssp.2014.1135.1138</doi><tpages>4</tpages><oa>free_for_read</oa></addata></record>
fulltext fulltext
identifier ISSN: 1549-3636
ispartof Journal of computer science, 2014, Vol.10 (7), p.1135-1138
issn 1549-3636
1552-6607
language eng
recordid cdi_proquest_miscellaneous_1567136081
source EZB-FREE-00999 freely available EZB journals
subjects Design engineering
Digital systems
Dissipation
Gates
Logic
Mathematical models
Multipliers
Power consumption
title NOVEL REVERSIBLE VARIABLE PRECISION MULTIPLIER USING REVERSIBLE LOGIC GATES
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-23T01%3A45%3A22IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=NOVEL%20REVERSIBLE%20VARIABLE%20PRECISION%20MULTIPLIER%20USING%20REVERSIBLE%20LOGIC%20GATES&rft.jtitle=Journal%20of%20computer%20science&rft.au=Saravanan,%20M&rft.date=2014&rft.volume=10&rft.issue=7&rft.spage=1135&rft.epage=1138&rft.pages=1135-1138&rft.issn=1549-3636&rft.eissn=1552-6607&rft_id=info:doi/10.3844/jcssp.2014.1135.1138&rft_dat=%3Cproquest_cross%3E1567136081%3C/proquest_cross%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=1567136081&rft_id=info:pmid/&rfr_iscdi=true