DESIGN OF LOW POWER AND HIGH SPEED INVERTER
The extensive growth of battery operated devices has made low-power design important in recent years. As electronics are being integrated into portable devices, the demand grows for increased functionality, with reduced size and long battery life. This implies a need to balance ultra-low power with...
Gespeichert in:
Veröffentlicht in: | International journal of distributed and parallel systems 2011-09, Vol.2 (5), p.127-127 |
---|---|
Hauptverfasser: | , , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 127 |
---|---|
container_issue | 5 |
container_start_page | 127 |
container_title | International journal of distributed and parallel systems |
container_volume | 2 |
creator | Ijjada, Srinivasa Rao Kumar, S V Sunil Reddy, M Dinesh Rahaman, Sk Abdul Rao, V Malleswara |
description | The extensive growth of battery operated devices has made low-power design important in recent years. As electronics are being integrated into portable devices, the demand grows for increased functionality, with reduced size and long battery life. This implies a need to balance ultra-low power with area-efficient design. An obvious way to minimize energy per operation is to decrease VDD. This decreases active power, as well as leakage power, which is affected by DIBL. If VDD is decreased too sharply, however, increased delay time causes the power-delay product (PDP) to rise, can be kept minimum if operated in Subthreshold region. In this paper the advantages of the subthreshold inverter compared to the conventional strong inversion inverter with 90 nm technology in Cadence is presented. |
format | Article |
fullrecord | <record><control><sourceid>proquest</sourceid><recordid>TN_cdi_proquest_miscellaneous_1031314481</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>1031314481</sourcerecordid><originalsourceid>FETCH-proquest_miscellaneous_10313144813</originalsourceid><addsrcrecordid>eNpjYuA0sDQ307U0NzVnYeA0MjKy1DW2NDXnYOAtLs4yAAIzU0MTY0NOBm0X12BPdz8FfzcFH_9whQD_cNcgBUc_FwUPT3cPheAAV1cXBU-_MNegENcgHgbWtMSc4lReKM3NoOHmGuLsoVtQlF9YmlpcEp-bWZycmpOTmJeaX1ocb2hgbGhsaGJiYWhMglIAih4yaw</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>1031314481</pqid></control><display><type>article</type><title>DESIGN OF LOW POWER AND HIGH SPEED INVERTER</title><source>Elektronische Zeitschriftenbibliothek - Frei zugängliche E-Journals</source><creator>Ijjada, Srinivasa Rao ; Kumar, S V Sunil ; Reddy, M Dinesh ; Rahaman, Sk Abdul ; Rao, V Malleswara</creator><creatorcontrib>Ijjada, Srinivasa Rao ; Kumar, S V Sunil ; Reddy, M Dinesh ; Rahaman, Sk Abdul ; Rao, V Malleswara</creatorcontrib><description>The extensive growth of battery operated devices has made low-power design important in recent years. As electronics are being integrated into portable devices, the demand grows for increased functionality, with reduced size and long battery life. This implies a need to balance ultra-low power with area-efficient design. An obvious way to minimize energy per operation is to decrease VDD. This decreases active power, as well as leakage power, which is affected by DIBL. If VDD is decreased too sharply, however, increased delay time causes the power-delay product (PDP) to rise, can be kept minimum if operated in Subthreshold region. In this paper the advantages of the subthreshold inverter compared to the conventional strong inversion inverter with 90 nm technology in Cadence is presented.</description><identifier>ISSN: 2229-3957</identifier><identifier>EISSN: 0976-9757</identifier><language>eng</language><subject>Battery ; Delay ; Design engineering ; Devices ; Electric batteries ; Electronics ; High speed ; Inverters</subject><ispartof>International journal of distributed and parallel systems, 2011-09, Vol.2 (5), p.127-127</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,776,780</link.rule.ids></links><search><creatorcontrib>Ijjada, Srinivasa Rao</creatorcontrib><creatorcontrib>Kumar, S V Sunil</creatorcontrib><creatorcontrib>Reddy, M Dinesh</creatorcontrib><creatorcontrib>Rahaman, Sk Abdul</creatorcontrib><creatorcontrib>Rao, V Malleswara</creatorcontrib><title>DESIGN OF LOW POWER AND HIGH SPEED INVERTER</title><title>International journal of distributed and parallel systems</title><description>The extensive growth of battery operated devices has made low-power design important in recent years. As electronics are being integrated into portable devices, the demand grows for increased functionality, with reduced size and long battery life. This implies a need to balance ultra-low power with area-efficient design. An obvious way to minimize energy per operation is to decrease VDD. This decreases active power, as well as leakage power, which is affected by DIBL. If VDD is decreased too sharply, however, increased delay time causes the power-delay product (PDP) to rise, can be kept minimum if operated in Subthreshold region. In this paper the advantages of the subthreshold inverter compared to the conventional strong inversion inverter with 90 nm technology in Cadence is presented.</description><subject>Battery</subject><subject>Delay</subject><subject>Design engineering</subject><subject>Devices</subject><subject>Electric batteries</subject><subject>Electronics</subject><subject>High speed</subject><subject>Inverters</subject><issn>2229-3957</issn><issn>0976-9757</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2011</creationdate><recordtype>article</recordtype><recordid>eNpjYuA0sDQ307U0NzVnYeA0MjKy1DW2NDXnYOAtLs4yAAIzU0MTY0NOBm0X12BPdz8FfzcFH_9whQD_cNcgBUc_FwUPT3cPheAAV1cXBU-_MNegENcgHgbWtMSc4lReKM3NoOHmGuLsoVtQlF9YmlpcEp-bWZycmpOTmJeaX1ocb2hgbGhsaGJiYWhMglIAih4yaw</recordid><startdate>20110901</startdate><enddate>20110901</enddate><creator>Ijjada, Srinivasa Rao</creator><creator>Kumar, S V Sunil</creator><creator>Reddy, M Dinesh</creator><creator>Rahaman, Sk Abdul</creator><creator>Rao, V Malleswara</creator><scope>7SC</scope><scope>8FD</scope><scope>JQ2</scope><scope>L7M</scope><scope>L~C</scope><scope>L~D</scope></search><sort><creationdate>20110901</creationdate><title>DESIGN OF LOW POWER AND HIGH SPEED INVERTER</title><author>Ijjada, Srinivasa Rao ; Kumar, S V Sunil ; Reddy, M Dinesh ; Rahaman, Sk Abdul ; Rao, V Malleswara</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-proquest_miscellaneous_10313144813</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2011</creationdate><topic>Battery</topic><topic>Delay</topic><topic>Design engineering</topic><topic>Devices</topic><topic>Electric batteries</topic><topic>Electronics</topic><topic>High speed</topic><topic>Inverters</topic><toplevel>online_resources</toplevel><creatorcontrib>Ijjada, Srinivasa Rao</creatorcontrib><creatorcontrib>Kumar, S V Sunil</creatorcontrib><creatorcontrib>Reddy, M Dinesh</creatorcontrib><creatorcontrib>Rahaman, Sk Abdul</creatorcontrib><creatorcontrib>Rao, V Malleswara</creatorcontrib><collection>Computer and Information Systems Abstracts</collection><collection>Technology Research Database</collection><collection>ProQuest Computer Science Collection</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Computer and Information Systems Abstracts Academic</collection><collection>Computer and Information Systems Abstracts Professional</collection><jtitle>International journal of distributed and parallel systems</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Ijjada, Srinivasa Rao</au><au>Kumar, S V Sunil</au><au>Reddy, M Dinesh</au><au>Rahaman, Sk Abdul</au><au>Rao, V Malleswara</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>DESIGN OF LOW POWER AND HIGH SPEED INVERTER</atitle><jtitle>International journal of distributed and parallel systems</jtitle><date>2011-09-01</date><risdate>2011</risdate><volume>2</volume><issue>5</issue><spage>127</spage><epage>127</epage><pages>127-127</pages><issn>2229-3957</issn><eissn>0976-9757</eissn><abstract>The extensive growth of battery operated devices has made low-power design important in recent years. As electronics are being integrated into portable devices, the demand grows for increased functionality, with reduced size and long battery life. This implies a need to balance ultra-low power with area-efficient design. An obvious way to minimize energy per operation is to decrease VDD. This decreases active power, as well as leakage power, which is affected by DIBL. If VDD is decreased too sharply, however, increased delay time causes the power-delay product (PDP) to rise, can be kept minimum if operated in Subthreshold region. In this paper the advantages of the subthreshold inverter compared to the conventional strong inversion inverter with 90 nm technology in Cadence is presented.</abstract></addata></record> |
fulltext | fulltext |
identifier | ISSN: 2229-3957 |
ispartof | International journal of distributed and parallel systems, 2011-09, Vol.2 (5), p.127-127 |
issn | 2229-3957 0976-9757 |
language | eng |
recordid | cdi_proquest_miscellaneous_1031314481 |
source | Elektronische Zeitschriftenbibliothek - Frei zugängliche E-Journals |
subjects | Battery Delay Design engineering Devices Electric batteries Electronics High speed Inverters |
title | DESIGN OF LOW POWER AND HIGH SPEED INVERTER |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-28T10%3A18%3A01IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=DESIGN%20OF%20LOW%20POWER%20AND%20HIGH%20SPEED%20INVERTER&rft.jtitle=International%20journal%20of%20distributed%20and%20parallel%20systems&rft.au=Ijjada,%20Srinivasa%20Rao&rft.date=2011-09-01&rft.volume=2&rft.issue=5&rft.spage=127&rft.epage=127&rft.pages=127-127&rft.issn=2229-3957&rft.eissn=0976-9757&rft_id=info:doi/&rft_dat=%3Cproquest%3E1031314481%3C/proquest%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=1031314481&rft_id=info:pmid/&rfr_iscdi=true |