On-Chip Test for Mixed-Signal ASICs using Two-Mode Comparators with Bias-Programmable Reference Voltages

A design-for-testability implementation for analogue functional blocks of mixed-signal ASICs is presented. For the analogue blocks direct access via an analogue input pin for the automated test equipment is required. To this end existing OpAmp or OTA stages of the respective analogue blocks are conv...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Journal of electronic testing 2001-06, Vol.17 (3-4), p.243
Hauptverfasser: De Venuto, Daniela, Ohletz, Michael J
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue 3-4
container_start_page 243
container_title Journal of electronic testing
container_volume 17
creator De Venuto, Daniela
Ohletz, Michael J
description A design-for-testability implementation for analogue functional blocks of mixed-signal ASICs is presented. For the analogue blocks direct access via an analogue input pin for the automated test equipment is required. To this end existing OpAmp or OTA stages of the respective analogue blocks are converted into simple clocked comparators. The resulting two-mode comparators are used to observe specific internal nodes of the functional block under test. Depending on the comparator mode, the observed test response evaluation can either be static and/or quasi-dynamic. At least two reference voltages are required each with two different levels determined by a hysteresis. All necessary reference voltages are generated on-chip in the central biasing cell of the ASIC. Due to this Design-for-Testability implementation, an on-chip test evaluation can be performed without the need to bring an analogue signal on- or off-chip. From simulation and measurement results of a feasibility study performed on a general purpose test circuit realised in 0.35 μm technology, the applicability was demonstrated. It showed that good fault coverages in the analogue functional blocks can be achieved. Estimations about the biasing programming indicated that this technique is in particular suitable for mixed-signal ASICs larger than 15 mm^sup 2^ with a typical total power consumption of more than 50 mW typical for high voltage applications.[PUBLICATION ABSTRACT]
doi_str_mv 10.1023/A:1013377811693
format Article
fullrecord <record><control><sourceid>proquest</sourceid><recordid>TN_cdi_proquest_journals_757078170</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>2158100051</sourcerecordid><originalsourceid>FETCH-LOGICAL-c226t-a252e8d1b2e831ff6462b950f64ac012959af8d39acac187b017a137c01eee383</originalsourceid><addsrcrecordid>eNotUE1Lw0AUXETBWj17Xbyv7tttsom3GvwotFRs9FpekpePkmbrbkr9-S7oZWaYgYEZxm5B3oNU-mH-CBK0NiYBiFN9xiYQGS2kUeacTWSqtEjAzC7Zlfc7KYMfxRPWrgeRtd2B5-RHXlvHV90PVWLTNQP2fL5ZZJ4ffTc0PD9ZsbIV8czuD-hwtM7zUze2_KlDL96dbRzu91j0xD-oJkdDSfzL9iM25K_ZRY29p5t_nrLPl-c8exPL9esimy9FqVQ8ClSRoqSCIqCGuo5nsSrSSAaBpQSVRinWSaVTLLGExBQSDII2ISMinegpu_vrPTj7fQyjtjt7dGGL35rIyPCOkfoXJSZYQQ</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>757078170</pqid></control><display><type>article</type><title>On-Chip Test for Mixed-Signal ASICs using Two-Mode Comparators with Bias-Programmable Reference Voltages</title><source>SpringerLink</source><creator>De Venuto, Daniela ; Ohletz, Michael J</creator><creatorcontrib>De Venuto, Daniela ; Ohletz, Michael J</creatorcontrib><description>A design-for-testability implementation for analogue functional blocks of mixed-signal ASICs is presented. For the analogue blocks direct access via an analogue input pin for the automated test equipment is required. To this end existing OpAmp or OTA stages of the respective analogue blocks are converted into simple clocked comparators. The resulting two-mode comparators are used to observe specific internal nodes of the functional block under test. Depending on the comparator mode, the observed test response evaluation can either be static and/or quasi-dynamic. At least two reference voltages are required each with two different levels determined by a hysteresis. All necessary reference voltages are generated on-chip in the central biasing cell of the ASIC. Due to this Design-for-Testability implementation, an on-chip test evaluation can be performed without the need to bring an analogue signal on- or off-chip. From simulation and measurement results of a feasibility study performed on a general purpose test circuit realised in 0.35 μm technology, the applicability was demonstrated. It showed that good fault coverages in the analogue functional blocks can be achieved. Estimations about the biasing programming indicated that this technique is in particular suitable for mixed-signal ASICs larger than 15 mm^sup 2^ with a typical total power consumption of more than 50 mW typical for high voltage applications.[PUBLICATION ABSTRACT]</description><identifier>ISSN: 0923-8174</identifier><identifier>EISSN: 1573-0727</identifier><identifier>DOI: 10.1023/A:1013377811693</identifier><language>eng</language><publisher>Boston: Springer Nature B.V</publisher><subject>Digital broadcasting ; Feasibility studies</subject><ispartof>Journal of electronic testing, 2001-06, Vol.17 (3-4), p.243</ispartof><rights>Kluwer Academic Publishers 2001</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c226t-a252e8d1b2e831ff6462b950f64ac012959af8d39acac187b017a137c01eee383</citedby></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,776,780,27901,27902</link.rule.ids></links><search><creatorcontrib>De Venuto, Daniela</creatorcontrib><creatorcontrib>Ohletz, Michael J</creatorcontrib><title>On-Chip Test for Mixed-Signal ASICs using Two-Mode Comparators with Bias-Programmable Reference Voltages</title><title>Journal of electronic testing</title><description>A design-for-testability implementation for analogue functional blocks of mixed-signal ASICs is presented. For the analogue blocks direct access via an analogue input pin for the automated test equipment is required. To this end existing OpAmp or OTA stages of the respective analogue blocks are converted into simple clocked comparators. The resulting two-mode comparators are used to observe specific internal nodes of the functional block under test. Depending on the comparator mode, the observed test response evaluation can either be static and/or quasi-dynamic. At least two reference voltages are required each with two different levels determined by a hysteresis. All necessary reference voltages are generated on-chip in the central biasing cell of the ASIC. Due to this Design-for-Testability implementation, an on-chip test evaluation can be performed without the need to bring an analogue signal on- or off-chip. From simulation and measurement results of a feasibility study performed on a general purpose test circuit realised in 0.35 μm technology, the applicability was demonstrated. It showed that good fault coverages in the analogue functional blocks can be achieved. Estimations about the biasing programming indicated that this technique is in particular suitable for mixed-signal ASICs larger than 15 mm^sup 2^ with a typical total power consumption of more than 50 mW typical for high voltage applications.[PUBLICATION ABSTRACT]</description><subject>Digital broadcasting</subject><subject>Feasibility studies</subject><issn>0923-8174</issn><issn>1573-0727</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2001</creationdate><recordtype>article</recordtype><sourceid>BENPR</sourceid><recordid>eNotUE1Lw0AUXETBWj17Xbyv7tttsom3GvwotFRs9FpekpePkmbrbkr9-S7oZWaYgYEZxm5B3oNU-mH-CBK0NiYBiFN9xiYQGS2kUeacTWSqtEjAzC7Zlfc7KYMfxRPWrgeRtd2B5-RHXlvHV90PVWLTNQP2fL5ZZJ4ffTc0PD9ZsbIV8czuD-hwtM7zUze2_KlDL96dbRzu91j0xD-oJkdDSfzL9iM25K_ZRY29p5t_nrLPl-c8exPL9esimy9FqVQ8ClSRoqSCIqCGuo5nsSrSSAaBpQSVRinWSaVTLLGExBQSDII2ISMinegpu_vrPTj7fQyjtjt7dGGL35rIyPCOkfoXJSZYQQ</recordid><startdate>20010601</startdate><enddate>20010601</enddate><creator>De Venuto, Daniela</creator><creator>Ohletz, Michael J</creator><general>Springer Nature B.V</general><scope>3V.</scope><scope>7QF</scope><scope>7QQ</scope><scope>7SC</scope><scope>7SE</scope><scope>7SP</scope><scope>7SR</scope><scope>7TA</scope><scope>7TB</scope><scope>7U5</scope><scope>7XB</scope><scope>88I</scope><scope>88K</scope><scope>8AO</scope><scope>8BQ</scope><scope>8FD</scope><scope>8FE</scope><scope>8FG</scope><scope>8FK</scope><scope>ABJCF</scope><scope>ABUWG</scope><scope>AFKRA</scope><scope>AZQEC</scope><scope>BENPR</scope><scope>BGLVJ</scope><scope>CCPQU</scope><scope>DWQXO</scope><scope>F28</scope><scope>FR3</scope><scope>GNUQQ</scope><scope>H8D</scope><scope>H8G</scope><scope>HCIFZ</scope><scope>JG9</scope><scope>JQ2</scope><scope>KR7</scope><scope>L6V</scope><scope>L7M</scope><scope>L~C</scope><scope>L~D</scope><scope>M2P</scope><scope>M2T</scope><scope>M7S</scope><scope>PHGZM</scope><scope>PHGZT</scope><scope>PKEHL</scope><scope>PQEST</scope><scope>PQGLB</scope><scope>PQQKQ</scope><scope>PQUKI</scope><scope>PTHSS</scope><scope>Q9U</scope><scope>S0W</scope></search><sort><creationdate>20010601</creationdate><title>On-Chip Test for Mixed-Signal ASICs using Two-Mode Comparators with Bias-Programmable Reference Voltages</title><author>De Venuto, Daniela ; Ohletz, Michael J</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c226t-a252e8d1b2e831ff6462b950f64ac012959af8d39acac187b017a137c01eee383</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2001</creationdate><topic>Digital broadcasting</topic><topic>Feasibility studies</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>De Venuto, Daniela</creatorcontrib><creatorcontrib>Ohletz, Michael J</creatorcontrib><collection>ProQuest Central (Corporate)</collection><collection>Aluminium Industry Abstracts</collection><collection>Ceramic Abstracts</collection><collection>Computer and Information Systems Abstracts</collection><collection>Corrosion Abstracts</collection><collection>Electronics &amp; Communications Abstracts</collection><collection>Engineered Materials Abstracts</collection><collection>Materials Business File</collection><collection>Mechanical &amp; Transportation Engineering Abstracts</collection><collection>Solid State and Superconductivity Abstracts</collection><collection>ProQuest Central (purchase pre-March 2016)</collection><collection>Science Database (Alumni Edition)</collection><collection>Telecommunications (Alumni Edition)</collection><collection>ProQuest Pharma Collection</collection><collection>METADEX</collection><collection>Technology Research Database</collection><collection>ProQuest SciTech Collection</collection><collection>ProQuest Technology Collection</collection><collection>ProQuest Central (Alumni) (purchase pre-March 2016)</collection><collection>Materials Science &amp; Engineering Collection</collection><collection>ProQuest Central (Alumni)</collection><collection>ProQuest Central UK/Ireland</collection><collection>ProQuest Central Essentials</collection><collection>ProQuest Central</collection><collection>Technology Collection</collection><collection>ProQuest One Community College</collection><collection>ProQuest Central</collection><collection>ANTE: Abstracts in New Technology &amp; Engineering</collection><collection>Engineering Research Database</collection><collection>ProQuest Central Student</collection><collection>Aerospace Database</collection><collection>Copper Technical Reference Library</collection><collection>SciTech Premium Collection (Proquest) (PQ_SDU_P3)</collection><collection>Materials Research Database</collection><collection>ProQuest Computer Science Collection</collection><collection>Civil Engineering Abstracts</collection><collection>ProQuest Engineering Collection</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Computer and Information Systems Abstracts – Academic</collection><collection>Computer and Information Systems Abstracts Professional</collection><collection>ProQuest Science Journals</collection><collection>Telecommunications Database</collection><collection>ProQuest Engineering Database</collection><collection>ProQuest Central (New)</collection><collection>ProQuest One Academic (New)</collection><collection>ProQuest One Academic Middle East (New)</collection><collection>ProQuest One Academic Eastern Edition (DO NOT USE)</collection><collection>ProQuest One Applied &amp; Life Sciences</collection><collection>ProQuest One Academic</collection><collection>ProQuest One Academic UKI Edition</collection><collection>Engineering collection</collection><collection>ProQuest Central Basic</collection><collection>DELNET Engineering &amp; Technology Collection</collection><jtitle>Journal of electronic testing</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>De Venuto, Daniela</au><au>Ohletz, Michael J</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>On-Chip Test for Mixed-Signal ASICs using Two-Mode Comparators with Bias-Programmable Reference Voltages</atitle><jtitle>Journal of electronic testing</jtitle><date>2001-06-01</date><risdate>2001</risdate><volume>17</volume><issue>3-4</issue><spage>243</spage><pages>243-</pages><issn>0923-8174</issn><eissn>1573-0727</eissn><abstract>A design-for-testability implementation for analogue functional blocks of mixed-signal ASICs is presented. For the analogue blocks direct access via an analogue input pin for the automated test equipment is required. To this end existing OpAmp or OTA stages of the respective analogue blocks are converted into simple clocked comparators. The resulting two-mode comparators are used to observe specific internal nodes of the functional block under test. Depending on the comparator mode, the observed test response evaluation can either be static and/or quasi-dynamic. At least two reference voltages are required each with two different levels determined by a hysteresis. All necessary reference voltages are generated on-chip in the central biasing cell of the ASIC. Due to this Design-for-Testability implementation, an on-chip test evaluation can be performed without the need to bring an analogue signal on- or off-chip. From simulation and measurement results of a feasibility study performed on a general purpose test circuit realised in 0.35 μm technology, the applicability was demonstrated. It showed that good fault coverages in the analogue functional blocks can be achieved. Estimations about the biasing programming indicated that this technique is in particular suitable for mixed-signal ASICs larger than 15 mm^sup 2^ with a typical total power consumption of more than 50 mW typical for high voltage applications.[PUBLICATION ABSTRACT]</abstract><cop>Boston</cop><pub>Springer Nature B.V</pub><doi>10.1023/A:1013377811693</doi></addata></record>
fulltext fulltext
identifier ISSN: 0923-8174
ispartof Journal of electronic testing, 2001-06, Vol.17 (3-4), p.243
issn 0923-8174
1573-0727
language eng
recordid cdi_proquest_journals_757078170
source SpringerLink
subjects Digital broadcasting
Feasibility studies
title On-Chip Test for Mixed-Signal ASICs using Two-Mode Comparators with Bias-Programmable Reference Voltages
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-18T15%3A28%3A54IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=On-Chip%20Test%20for%20Mixed-Signal%20ASICs%20using%20Two-Mode%20Comparators%20with%20Bias-Programmable%20Reference%20Voltages&rft.jtitle=Journal%20of%20electronic%20testing&rft.au=De%20Venuto,%20Daniela&rft.date=2001-06-01&rft.volume=17&rft.issue=3-4&rft.spage=243&rft.pages=243-&rft.issn=0923-8174&rft.eissn=1573-0727&rft_id=info:doi/10.1023/A:1013377811693&rft_dat=%3Cproquest%3E2158100051%3C/proquest%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=757078170&rft_id=info:pmid/&rfr_iscdi=true